

# New Closed Loop Auto Focus (AF) Driver

# LC898262XHTBG

#### Overview

This LSI is New Closed Loop Auto Focus control LSI. It consists of sensorless damping control function, temperature compensation function, and bi-direction constant current driver.

#### **Features**

- Built-in Equalizer Circuit Using Digital Operation
  - ♦ Sensorless Damping Control Function
  - Any Coefficient can be Specified by 2-wire Serial I/F (TWIF)
- Temperature Compensation Function
- 2-wire Serial Interface (The Communication Protocol is Compatible with I<sup>2</sup>C.)
  - 8 Selectable Slave Addresses
    - -50h(W)/51h(R)
    - -74h(W)/75h(R)
    - E8h (W) / E9h (R)
    - E4h (W) / E5h (R) [Factory-configured]
    - Other 4 Addresses can be Selected
- Digital Gyro I/F (SPI Master / Slave)
- Built-in A/D Converter
- Built-in D/A Converter
- Built-in Amplifier
- Built-in EEPROM
  - 64 byte (16 byte/Page)
- Built-in OSC
- Built-in Bi-Direction Constant Current Driver
  - ♦ 130 mA
  - 150 mA (High Current Mode)
- Package
  - ◆ WL-CSP 10-pin (2 x 5 Pin), Thickness Max 0.35 mm, with Backside Coat
  - Pb-Free, Halogen Free/BFR Free and RoHS Compliant
- Supply Voltage
  - VDD (2.6 V to 3.3 V)
  - IOVDD (1.7 V to 3.3 V)



#### **MARKING DIAGRAM**

898262XH AWLYYWW

A = Assembly Location

WL = Wafer Lot YY = Year WW = Work Week

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 10 of this data sheet.

#### **PIN DESCRIPTION**

### **Table 1. PIN DESCRIPTION**

| Symbol | Description       |
|--------|-------------------|
| I      | Input             |
| 0      | Output            |
| Р      | Power supply, GND |
| NC     | Not connect       |
| В      | Bidirection       |

### • 2-wire serial interface

| SCL | I | 2-wire serial interface clock pin |
|-----|---|-----------------------------------|
| SDA | В | 2-wire serial interface data pin  |

### • Digital gyro interface

| SSB  | В | Digital Gyro Data I/F Chip Select |
|------|---|-----------------------------------|
| SCLK | В | Digital Gyro Data I/F Clock       |
| SDIO | В | Digital Gyro Data I/F Data InOut  |

#### • Driver interface

OUT1 O Driver output (to Actuator)
OUT2 O Driver output (to Actuator)

#### • Power supply pin

VDD P Power Supply

VSS P GND

IOVDD P I/O Power of Digital Gyro Data I/F (1.7 V to 3.3 V)

PIN TYPE "O" – Ensure that it is set to OPEN.

PIN TYPE "I" – OPEN is inhibited. Ensure that it is connected to the VDD or VSS even when it is unused.

(Please contact **onsemi** for more information about selection of VDD or VSS)

PIN TYPE "B" – If you are unsure about processing method on the pin description of pin layout table, please contact us Note that incorrect processing of unused pins may result in defects.

<sup>\*</sup>Process When Pins Are Not Used

# **PIN LAYOUT**

| Circuit Name | Number of PINs |
|--------------|----------------|
| Driver       | 2              |
| Power        | 3              |
| I/O (VDD)    | 2              |
| I/O (IOVDD)  | 3              |



Figure 1. Pin Layout

### **BLOCK DIAGRAM**



<sup>\*</sup>Consider capacitance of capacitor between VDD and VSS. According to power source environment, attach an additional capacitor in camera module.

Figure 2. Block Diagram

#### **ELECTRICAL CHARACTERISTICS**

Table 2. ABSOLUTE MAXIMUM RATINGS (VSS = 0 V)

| Symbol                                     | Parameter                            | Condition | Rating                        | Unit |
|--------------------------------------------|--------------------------------------|-----------|-------------------------------|------|
| V <sub>DD</sub> max                        | Supply Voltage (VDD)                 | Ta ≤ 25°C | -0.3 to 4.6                   | V    |
| V <sub>I</sub> 1 max, V <sub>O</sub> 1 max | Input/Output Voltage (SCL,SDA)       | Ta ≤ 25°C | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| V <sub>IO</sub> max                        | Supply Voltage (IOVDD)               | Ta ≤ 25°C | -0.3 to 4.6                   | V    |
| V <sub>I</sub> 2 max, V <sub>O</sub> 2 max | Input/Output Voltage (SSB,SCLK,SDIO) | Ta ≤ 25°C | -0.3 to V <sub>IO</sub> + 0.3 | V    |
| Tstg                                       | Storage Ambient Temperature          |           | -55 to +125                   | °C   |
| Topr                                       | Operating Ambient Temperature        |           | -30 to +70                    | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 3. RECOMMENDED OPERATING CONDITIONS (TA = -30 to +70°C, VSS = 0 V)

| Symbol           | Parameter                           | Min | Max | Max      | Unit |
|------------------|-------------------------------------|-----|-----|----------|------|
| $V_{DD}$         | Supply Voltage (VDD)                | 2.6 | 2.8 | 3.3      | V    |
| V <sub>I</sub> 1 | Input Voltage Range (SCL,SDA)       | 0   | ı   | $V_{DD}$ | V    |
| V <sub>IO</sub>  | Supply Voltage (IOVDD)              | 1.7 | 1.8 | 3.3      | V    |
| V <sub>I</sub> 2 | Input Voltage Range (SSB,SCLK,SDIO) | 0   | -   | $V_{IO}$ | V    |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

Table 4. DC CHARACTERISTICS (VSS = 0 V, VDD = 2.6 V to 3.3 V, TA = -30 to +70°C)

| Symbol            | Parameter                 | Condition               | Min                   | Max | Max                   | Unit | Applicable Pins |
|-------------------|---------------------------|-------------------------|-----------------------|-----|-----------------------|------|-----------------|
| V <sub>IH</sub> 1 | High-level Input Voltage  | CMOS schmitt            | 1.4                   | =   | -                     | V    | SCL, SDA        |
| V <sub>IL</sub> 1 | Low-level Input Voltage   | ]                       | -                     | -   | 0.4                   | V    |                 |
| V <sub>OL</sub> 1 | Low-level Output Voltage  | IOL= 3 mA               | -                     | -   | 0.2                   | V    | SDA             |
| V <sub>IH</sub> 2 | High-level Input Voltage  | CMOS schmitt            | 0.7 x V <sub>IO</sub> | -   | -                     | V    | SSB, SCLK,      |
| V <sub>IL</sub> 2 | Low-level Input Voltage   |                         | -                     | -   | 0.3 x V <sub>IO</sub> | V    | SDIO            |
| V <sub>OH</sub> 2 | High-level Output Voltage | IOH= -3 mA              | V <sub>IO</sub> – 0.2 | 1   | -                     | V    |                 |
| V <sub>OL</sub> 2 | Low-level Output Voltage  | IOL= 3 mA               | -                     | 1   | 0.2                   | ٧    |                 |
| R <sub>UP</sub>   | Pull Up Resistor          | V <sub>IO</sub> = 1.8 V | 50                    | 1   | 250                   | kΩ   |                 |
| $R_{DN}$          | Pull Down Resistor        | V <sub>IO</sub> = 1.8 V | 50                    | -   | 250                   | kΩ   |                 |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Table 5. DRIVER OUTPUT (OUT1, OUT2) (VSS = 0 V, VDD = 2.8 V, TA = 25°C)

| Symbol  | Parameter                           | Condition | Min   | Max | Max   | Unit | Applicable Pins |
|---------|-------------------------------------|-----------|-------|-----|-------|------|-----------------|
| Ifull   | Maximum Current                     |           | 123.5 | 130 | 136.5 | mA   | OUT1, OUT2      |
| IfullHC | Maximum Current (High Current Mode) |           | 138   | 150 | 162   | mA   | OUT1, OUT2      |

### Table 6. NON-VOLATILE MEMORY CHARACTERISICS

| Symbol | Parameter      | Condition | Min | Max | Max  | Unit   | Applicable Circuits |
|--------|----------------|-----------|-----|-----|------|--------|---------------------|
| EN     | Endurance      | (Note 1)  | _   | -   | 1000 | Cycles | EEPROM              |
| RT     | Data Retention |           | 10  | -   | -    | Years  |                     |
| tWT    | Write Time     |           | _   | -   | 20   | ms     |                     |

<sup>1.</sup> The number of write access executable times per page

## **AC CHARACTERISTICS**

### **VDD Supply Timing**



Figure 3. VDD Supply Timing

It is available to use 2-wire serial interface 5ms later for Power On Reset of VDD.

**Table 7. VDD SUPPLY TIMING** 

| Symbol | ltem                                           | Min | Тур | Max | Unit |
|--------|------------------------------------------------|-----|-----|-----|------|
| t1     | VDD Turn On Time                               | -   | -   | 3   | ms   |
| t2     | 2-wire Serial Interface Start Time from VDD On | 5   | -   | -   | ms   |
| t3     | VDD Off Time                                   | 100 | -   | -   | ms   |
| Vbot   | Bottom Voltage                                 | -   | -   | 0.1 | V    |

Injection order between IOVDD and VDD is below.



Figure 4. IOVDD Supply Timing

**Table 8. IOVDD SUPPLY TIMING** 

| Symbol | Item                 | Min | Тур | Max | Unit |
|--------|----------------------|-----|-----|-----|------|
| tIOVD  | IOVDD ON to VDD ON   | 0   | -   | -   | ms   |
| tVDIO  | VDD OFF to IOVDD OFF | 0   | -   | -   | ms   |

At the time of power off, SCL, SDA, SCLK and SDIO tolerate 3.3 V input, and SSB pin needs to be low level.

### **AC Specification of TWIF**

Figure 5 shows interface timing definition and Table 9 shows electric characteristics



Figure 5. 2-wire Serial Interface Timing Definition

Table 9. 2-WIRE SERIAL INTERFACE AC CHARACTERISTICS

|         |                                           | Pin        | F             | Fast-mode |     |               | Fast-mode Plus |      |      |  |
|---------|-------------------------------------------|------------|---------------|-----------|-----|---------------|----------------|------|------|--|
| Symbol  | Item                                      | Name       | Min           | Тур       | Max | Min           | Тур            | Max  | Unit |  |
| FSCL    | SCL Clock Frequency                       | SCL        | -             | -         | 400 | _             | -              | 1000 | kHz  |  |
| tHD,STA | START Condition Hold Time                 | SCL<br>SDA | 0.6           | -         | -   | 0.26          | -              | -    | μS   |  |
| tLOW    | SCL Clock Low Period                      | SCL        | 1.3           | -         | -   | 0.5           | -              | -    | μs   |  |
| tHIGH   | SCL Clock High Period                     | SCL        | 0.6           | -         | -   | 0.26          | -              | -    | μs   |  |
| tSU,STA | Setup Time for Repetition START Condition | SCL<br>SDA | 0.6           | -         | -   | 0.26          | -              | -    | μS   |  |
| tHD,DAT | Data Hold Time                            | SCL<br>SDA | 0<br>(Note 2) | -         | 0.9 | 0<br>(Note 2) | -              | -    | μS   |  |
| tSU,DAT | Data Setup Time                           | SCL<br>SDA | 100           | -         | -   | 50            | -              | -    | ns   |  |
| tr      | SDA, SCL Rising Time                      | SCL<br>SDA | _             | -         | 300 | -             | -              | 120  | ns   |  |
| tf      | SDA, SCL Falling Time                     | SCL<br>SDA | _             | _         | 300 | -             | -              | 120  | ns   |  |
| tSU,STO | STOP Condition Setup Time                 | SCL<br>SDA | 0.6           | -         | _   | 0.26          | -              | _    | μs   |  |
| tBUF    | Bus Free Time between STOP and START      | SCL<br>SDA | 1.3           | -         | -   | 0.5           | -              | -    | μS   |  |

<sup>2.</sup> This LSI is designed for a condition with typ. 20ns of hold time. If SDA signal is unstable around falling point of SCL signal, please implement an appropriate treatment on board, such as inserting a resistor.

# AC Specification of Digital Gyro I/F (Master)

Figure 6 shows interface timing definition and Table 10 shows electric characteristics.



Figure 6. Digital Gyro interface (Master) Timing Definition

Table 10. DIGITAL GYRO INTERFACE(MASTER) AC CHARACTERISTICS

| Symbol  | Item                                     | Pin Name     | Min  | Тур | Max | Unit |
|---------|------------------------------------------|--------------|------|-----|-----|------|
| FSCLK   | SCLK Clock Frequency                     | SCLK         | 3.8  | 4   | 4.2 | MHz  |
| fSCLKdu | SCLK Duty                                | SCLK         | 40   | -   | 60  | %    |
| tSSBhw  | SSB High Period                          | SSB          | 1.35 | -   | -   | μs   |
| tSSBs   | Setup Time for SCLK (F) of SSB           | SSB<br>SCLK  | 50   | -   | -   | ns   |
| tSSBh   | Hold Time for SCLK (R) of SSB            | SCLK<br>SSB  | 160  | -   | -   | ns   |
| tSDIs   | Setup Time for SCLK (R) of SDIO          | SCLK<br>SDIO | 50   | -   | -   | ns   |
| tSDIh   | Hold Time for SCLK (R) of SDIO           | SCLK<br>SDIO | 50   | -   | -   | ns   |
| tSDOz   | Delay Time from SCLK (F) to SDIO Invalid | SCLK<br>SDIO | -    | -   | 20  | ns   |
| tSDOd   | Delay Time from SSB (R) to SDIO Update   | SSB<br>SDIO  | -    | -   | 20  | ns   |
| Cld     | Load Capacitance                         | all          | -    | -   | 10  | pF   |

# AC Specification of Digital Gyro I/F (Slave)

Figure 7 shows interface timing definition and Table 11 shows electric characteristics.



Figure 7. Digital Gyro Interface (Slave) Timing Definition

Table 11. DIGITAL GYRO INTERFACE(SLAVE) AC CHARACTERISTICS

| Symbol  | Item                                    | Pin Name     | Min | Тур | Max | Unit |
|---------|-----------------------------------------|--------------|-----|-----|-----|------|
| FSCLK   | SCLK Clock Frequency                    | SCLK         | -   | -   | 10  | MHz  |
| fSCLKdu | SCLK Duty                               | SCLK         | 30  | -   | 70  | %    |
| tSSBhw  | SSB High Period                         | SSB          | 100 | -   | -   | ns   |
| tSSBs   | Setup Time for SCLK (F) of SSB          | SSB<br>SCLK  | 10  | -   | -   | ns   |
| tSSBh   | Hold Time for SCLK (R) of SSB           | SCLK<br>SSB  | 10  | -   | -   | ns   |
| tSDIs   | Setup Time for SCLK (R) of SDIO         | SCLK<br>SDIO | 10  | -   | -   | ns   |
| tSDIh   | Hold Time for SCLK (R) of SDIO          | SCLK<br>SDIO | 10  | -   | -   | ns   |
| tSDOd   | Delay Time from SCLK (F) to SDIO Update | SCLK<br>SDIO | -   | -   | 20  | ns   |
| tSDOz   | Delay Time from SSB (R) to SDIO Invalid | SSB<br>SDIO  | _   | -   | 20  | ns   |
| Cld     | Load Capacitance                        | all          | =   | -   | 10  | pF   |

## **ORDERING INFORMATION**

| Device        | Package Type                        | Shipping <sup>†</sup> |  |
|---------------|-------------------------------------|-----------------------|--|
| LC898262XHTBG | WLCSP10 0.77x2.27x0.33<br>(Pb-Free) | 4000 / Tape & Reel    |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### WLCSP10 0.77x2.27x0.33 CASE 567YK ISSUE A

**DATE 14 SEP 2020** 



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- DATUM C, THE SEATING PLANE, IS DEFINED BY THE SPHERICAL CROWNS OF THE CONTACT BALLS.
- 4. COPLANARITY APPLIES TO THE SPHERICAL CROWNS OF THE CONTACT BALLS.
- . DIMENSION 6 IS MEASURED AT THE MAXIMUM CONTACT BALL DIAMETER PARALLEL TO DATUM C.

|     | MILLIMETERS |       |        |  |
|-----|-------------|-------|--------|--|
| DIM | MIN.        | N□M.  | MAX.   |  |
| Α   | 0.31        | 0.33  | 0.35   |  |
| A1  | 0.034       | 0.040 | 0.046  |  |
| A2  | 0.2525      | 0.265 | 0.2775 |  |
| A3  | 0.025 REF   |       |        |  |
| b   | 0.15        | 0.17  | 0.19   |  |
| D   | 0.720       | 0.770 | 0.820  |  |
| Ε   | 2.220       | 2.270 | 2.320  |  |
| е   | 0.40 BSC    |       |        |  |





MOUNTING FOOTPRINT\*
(NSMD PAD TYPE)

For additional information on our Pb-Free strategy and soldering details, please download the IIN Seniconductor Soldering and Mounting Techniques Reference Manual, SILDERRM/D.

# GENERIC MARKING DIAGRAM\*



XXXX = Specific Device Code

A = Assembly Location
WL = Wafer Lot

YY = Year WW = Work Week

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON12407H            | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | WLCSP10 0.77x2.27x0.33 |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales