# **Quad 2-Channel Multiplexer** # With 5 V-Tolerant Inputs # **MC74LVX157** The MC74LVX157 is an advanced high speed CMOS quad 2-channel multiplexer. The inputs tolerate voltages up to 5.5 V, allowing the interface of 5.0 V systems to 3.0 V systems. It consists of four 2-input digital multiplexers with common select (S) and enable $(\overline{E})$ inputs. When $\overline{E}$ is held High, selection of data is inhibited and all the outputs go Low. The select decoding determines whether the I0 n or I1 n inputs get routed to the corresponding Z n outputs. #### **Features** - High Speed: $t_{PD} = 5.1 \text{ ns (Typ)}$ at $V_{CC} = 3.3 \text{ V}$ - Low Power Dissipation: $I_{CC} = 4 \mu A$ (Max) at $T_A = 25 \,^{\circ}C$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Low Noise: $V_{OLP} = 0.5 \text{ V (Max)}$ - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300 mA - ESD Performance: Human Body Model > 2000 V • These Devices are Pb-Free and are RoHS Compliant ### **PIN NAMES** | Pins | Function | |------|----------------------| | I0n | Source 0 Data Inputs | | l1n | Source 1 Data Inputs | | Ē | Enable Input | | S | Select Input | | Zn | Outputs | #### **TRUTH TABLE** | INPUTS | | | OUTPUT | | |--------|---|-----|--------|----| | Ē | s | l0n | l1n | Zn | | Н | Х | Х | Х | L | | L | Н | Х | L | L | | L | Н | Х | Н | Н | | L | L | L | Х | L | | L | L | Н | Х | Н | H = High Voltage Level; L = Low Voltage Level; X = High or Low Voltage Level ; For I<sub>CC</sub> Reasons DO NOT FLOAT Inputs **DT SUFFIX** CASE 948F #### **PIN ASSIGNMENT** # **MARKING DIAGRAMS** SOIC-16 TSSOP-16 XXXXXX = Specific Device Code = Assembly Location WL, L = Wafer Lot = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) ### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. 1 # MC74LVX157 Figure 1. Logic Diagram # **MAXIMUM RATINGS** | Symbol | Parameter | | Value | Unit | |-------------------|-------------------------------------------------|------------------------------------------|-------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to +6.5 | V | | V <sub>IN</sub> | DC Input Voltage | | -0.5 to +6.5 | V | | V <sub>OUT</sub> | DC Output Voltage | | -0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>IN</sub> | DC Input Current, per Pin | | ±20 | mA | | l <sub>OUT</sub> | DC Output Current, per Pin | | ±25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | | ±75 | mA | | I <sub>IK</sub> | Input Clamp Current | | -20 | mA | | I <sub>OK</sub> | Output Clamp Current | | ±20 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | $T_L$ | Lead Temperature, 1 mm from Case for 10 Seconds | | 260 | °C | | $T_J$ | Junction Temperature Under Bias | | +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Note 1) | SOIC-16<br>TSSOP-16 | 126<br>159 | °C/W | | P <sub>D</sub> | Power Dissipation in Still Air at 25 °C | SOIC-16<br>TSSOP-16 | 995<br>787 | mW | | MSL | Moisture Sensitivity | | Level 1 | | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | V <sub>ESD</sub> | ESD Withstand Voltage (Note 2) | Human Body Model<br>Charged Device Model | 2000<br>N/A | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Measured with minimum pad spacing on an FR4 board, using 76mm-by-114mm, 2-ounce copper trace no air flow per JESD51-7. 2. HBM tested to EIA / JESD22-A114-A. CDM tested to JESD22-C101-A. JEDEC recommends that ESD qualification to EIA/JESD22-A115A <sup>(</sup>Machine Model) be discontinued. # MC74LVX157 ### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Max | Unit | |---------------------|------------------------------------------|-----|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage | 2.0 | 3.6 | V | | V <sub>in</sub> | DC Input Voltage | 0 | 5.5 | V | | V <sub>out</sub> | DC Output Voltage | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature, All Package Types | -40 | +85 | °C | | $\Delta t/\Delta V$ | Input Rise and Fall Time | 0 | 100 | ns/V | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. ### DC ELECTRICAL CHARACTERISTICS | | | | V <sub>CC</sub> | Т | A = 25 °C | С | T <sub>A</sub> = -40 | to 85 °C | | |-----------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------|--------------------|-----------------|--------------------|----------------------|--------------------|------| | Symbol | Parameter | Test Conditions | v | Min | Тур | Max | Min | Max | Unit | | V <sub>IH</sub> | High-Level Input Voltage | | 2.0<br>3.0<br>3.6 | 1.5<br>2.0<br>2.4 | -<br>-<br>- | -<br>-<br>- | 1.5<br>2.0<br>2.4 | -<br>-<br>- | V | | V <sub>IL</sub> | Low-Level Input Voltage | | 2.0<br>3.0<br>3.6 | | -<br>-<br>- | 0.5<br>0.8<br>0.8 | -<br>-<br>- | 0.5<br>0.8<br>0.8 | V | | V <sub>OH</sub> | High-Level Output Voltage (V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> ) | $I_{OH} = -50 \ \mu\text{A}$ $I_{OH} = -50 \ \mu\text{A}$ $I_{OH} = -4 \ \text{mA}$ | 2.0<br>3.0<br>3.0 | 1.9<br>2.9<br>2.58 | 2.0<br>3.0 | -<br>-<br>- | 1.9<br>2.9<br>2.48 | -<br>-<br>- | V | | V <sub>OL</sub> | Low-Level Output Voltage (V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> ) | $I_{OL} = 50 \mu A$ $I_{OL} = 50 \mu A$ $I_{OL} = 4 \text{ mA}$ | 2.0<br>3.0<br>3.0 | -<br>-<br>- | 0.0<br>0.0<br>- | 0.1<br>0.1<br>0.36 | -<br>-<br>- | 0.1<br>0.1<br>0.44 | V | | l <sub>in</sub> | Input Leakage Current | V <sub>in</sub> = 5.5 V or GND | 3.6 | - | - | ±0.1 | - | ±1.0 | μΑ | | I <sub>CC</sub> | Quiescent Supply Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 3.6 | _ | - | 4.0 | - | 40.0 | μА | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. # AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ns}$ ) | | | | | Т | A = 25 ° | С | $T_A = -40$ | to 85 °C | | |----------------------------------------|------------------------------------|--------------------------------------------|------------------------------|--------|-------------|--------------|-------------|--------------|------| | Symbol | Parameter | Test Condi | tions | Min | Тур | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay, Input to Output | V <sub>CC</sub> = 2.7V | $C_L = 15pF$<br>$C_L = 50pF$ | - | 6.6<br>9.1 | 12.5<br>16.0 | 1.0<br>1.0 | 15.5<br>19.0 | ns | | | | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | - | 5.1<br>7.6 | 7.9<br>11.4 | 1.0<br>1.0 | 9.5<br>13.0 | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay, S to Zn | V <sub>CC</sub> = 2.7V | $C_L = 15pF$<br>$C_L = 50pF$ | - | 8.9<br>11.4 | 16.9<br>20.4 | 1.0<br>1.0 | 20.5<br>24.0 | ns | | | | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | - | 7.0<br>9.5 | 11.0<br>14.5 | 1.0<br>1.0 | 13.0<br>16.5 | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay, E to Zn | V <sub>CC</sub> = 2.7V | $C_L = 15pF$<br>$C_L = 50pF$ | - | 9.1<br>11.6 | 17.6<br>21.1 | 1.0<br>1.0 | 20.5<br>24.0 | ns | | | | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | - | 7.2<br>9.7 | 11.5<br>15.0 | 1.0<br>1.0 | 13.5<br>17.0 | | | t <sub>OSHL</sub><br>t <sub>OSLH</sub> | Output-to-Output Skew (Note 3) | $V_{CC} = 2.7V$<br>$V_{CC} = 3.3 \pm 0.3V$ | $C_L = 50pF$<br>$C_L = 50pF$ | -<br>- | -<br>- | 1.5<br>1.5 | -<br>- | 1.5<br>1.5 | ns | Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>); parameter guaranteed by design. ### **CAPACITIVE CHARACTERISTICS** | | | T <sub>A</sub> = 25 °C | | T <sub>A</sub> = -40 to 85 °C | | | | |-----------------|----------------------------------------|------------------------|-----|-------------------------------|-----|-----|------| | Symbol | Parameter | Min | Тур | Max | Min | Max | Unit | | Cin | Input Capacitance | - | 4 | 10 | - | 10 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (Note 4) | - | 20 | - | - | - | pF | <sup>4.</sup> $C_{PD}$ is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC}/4$ (per bit). $C_{PD}$ is used to determine the no-load dynamic power consumption; $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ . # **NOISE CHARACTERISTICS** (Input $t_r = t_f = 3.0$ ns, $C_L = 50$ pF, $V_{CC} = 3.3$ V, Measured in SOIC Package) | | | T <sub>A</sub> = 25 °C | | | |------------------|----------------------------------------------|------------------------|------|------| | Symbol | Characteristic | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.3 | 0.5 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.3 | -0.5 | V | | V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage | - | 2.0 | V | | $V_{ILD}$ | Maximum Low Level Dynamic Input Voltage | _ | 0.8 | V | \*Includes all probe and jig capacitance Figure 4. Propagation Delay Test Circuit # **ORDERING INFORMATION** | Device | Marking | Package | Shipping <sup>†</sup> | |-----------------|------------|-----------------------|-----------------------| | MC74LVX157DR2G | LVX157G | SOIC-16<br>(Pb-Free) | 2500 Tape & Reel | | MC74LVX157DTR2G | LVX<br>157 | TSSOP-16<br>(Pb-Free) | 2500 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <a href="https://example.com/BRD8011/D">BRD8011/D</a>. # MC74LVX157 # **REVISION HISTORY** | Revision | Description of Changes | Date | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | 6 | Revision to change the value in the text (the inputs tolerate voltages) from 7.0 V to 5.5 V, replace the pictures of the marking Diagrams and remove "Machine Model > 200 V" from the Features on page 1, replace the Max. Rating table on page 2, add a new column to the Ordering Inf. table on page 4, add the revision history table on the last page. | 05/06/2024 | # SOIC-16 9.90x3.90x1.37 1.27P CASE 751B ISSUE M **DATE 18 OCT 2024** ### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018. - 2. DIMENSION IN MILLIMETERS. ANGLE IN DEGREES. - 3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15mm PER SIDE. - 5. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127mm TOTAL IN EXCESS OF THE 6 DIMENSION AT MAXIMUM MATERIAL CONDITION. | MILLIMETERS | | | | | | | |-------------|----------|----------|----------|--|--|--| | DIM | MIN | NOM | MAX | | | | | А | 1.35 | 1.55 | 1.75 | | | | | A1 | 0.10 | 0.18 | 0.25 | | | | | A2 | 1.25 | 1.37 | 1.50 | | | | | b | 0.35 | 0.42 | 0.49 | | | | | С | 0.19 | 0.22 | 0.25 | | | | | D | | 9.90 BSC | | | | | | E | | 6.00 BSC | | | | | | E1 | | 3.90 BSC | | | | | | е | | 1.27 BSC | | | | | | h | 0.25 | | 0.50 | | | | | L | 0.40 | 0.83 | 1.25 | | | | | L1 | | 1.05 REF | | | | | | Θ | 0. | | 7* | | | | | TOLERAN | CE OF FC | RM AND | POSITION | | | | | aaa | | 0.10 | | | | | | bbb | 0.20 | | | | | | | ccc | 0.10 | | | | | | | ddd | | 0.25 | | | | | | eee | | 0.10 | | | | | ### RECOMMENDED MOUNTING FOOTPRINT \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE onsemi SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Reportance Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | | |------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--| | DESCRIPTION: | SOIC-16 9.90X3.90X1.37 1 | .27P | PAGE 1 OF 2 | | | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. # **SOIC-16 9.90x3.90x1.37 1.27P** CASE 751B ISSUE M **DATE 18 OCT 2024** # GENERIC MARKING DIAGRAM\* XXXXX = Specific Device Code A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | STYLE 1: | | STYLE 2: | | STYLE 3: | S | STYLE 4: | | |--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------| | PIN 1. | COLLECTOR | PIN 1. | CATHODE | PIN 1. | COLLECTOR, DYE #1 | PIN 1. | COLLECTOR, DYE #1 | | 2. | BASE | 2. | ANODE | 2. | BASE, #1 | 2. | COLLECTOR, #1 | | 3. | EMITTER | 3. | NO CONNECTION | 3. | EMITTER, #1 | 3. | COLLECTOR, #2 | | 4. | NO CONNECTION | 4. | CATHODE | 4. | COLLECTOR, #1 | 4. | COLLECTOR, #2 | | 5. | EMITTER | 5. | CATHODE | 5. | COLLECTOR, #2 | 5. | COLLECTOR, #3 | | 6. | BASE | 6. | NO CONNECTION | 6. | BASE, #2 | 6. | COLLECTOR, #3 | | 7. | COLLECTOR | 7. | ANODE | 7. | EMITTER, #2 | 7. | COLLECTOR, #4 | | 8. | COLLECTOR | 8. | CATHODE | 8. | COLLECTOR, #2 | 8. | COLLECTOR, #4 | | 9. | BASE | 9. | CATHODE | 9. | COLLECTOR, #3 | 9. | BASE, #4 | | 10. | EMITTER | 10. | ANODE | 10. | BASE, #3 | 10. | EMITTER, #4 | | 11. | NO CONNECTION | 11. | NO CONNECTION | 11. | | 11. | | | | EMITTER | 12. | CATHODE | 12. | | 12. | | | 13. | | 13. | | 13. | COLLECTOR, #4 | 13. | | | 14. | COLLECTOR | 14. | NO CONNECTION | 14. | BASE, #4 | 14. | | | | EMITTER | 15. | ANODE | 15. | EMITTER, #4 | 15. | | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | | | | | | | | | | | | | | | | | | | | STYLE 5: | | STYLE 6: | | STYLE 7: | | | | | STYLE 5:<br>PIN 1. | DRAIN, DYE #1 | STYLE 6:<br>PIN 1. | | STYLE 7:<br>PIN 1. | SOURCE N-CH | | | | | DRAIN, DYE #1<br>DRAIN, #1 | | CATHODE | | SOURCE N-CH<br>COMMON DRAIN (OUTPUT) | ı | | | PIN 1. | , | PIN 1.<br>2.<br>3. | CATHODE<br>CATHODE | PIN 1. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2. | DRAIN, #1 | PIN 1.<br>2.<br>3. | CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH | | | | PIN 1.<br>2.<br>3. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT | | | | PIN 1.<br>2.<br>3.<br>4.<br>5. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT | | | | PIN 1.<br>2.<br>3.<br>4.<br>5. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>SOURCE P-CH | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4<br>GATE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>SOURCE P-CH<br>SOURCE P-CH | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 SOURCE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, GATE P-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT, SOURCE P-CH COMMON DRAIN (OUTPUT, )) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GRAIE, #4 SOURCE, #4 GATE, #3 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT;<br>GATE P-CH<br>COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT;<br>SOURCE P-CH<br>SOURCE P-CH<br>COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT; | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GOTE, #3 SOURCE, #3 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, GATE P-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT, DRA | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 SOURCE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE N-CH | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; GATE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; SOURCE P-CH SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE CATE CATE CATE CATE CATE CATE CATE | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 SOURCE, #2 GATE, #1 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. | COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, GATE P-CH COMMON DRAIN (OUTPUT, GATE N-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, COMMON DRAIN COMMON DRAIN (OUTPUT, COMMON DRAIN COMMON | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; GATE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; SOURCE P-CH SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE CATE CATE CATE CATE CATE CATE CATE | | | | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-16 9.90X3.90X1.37 1.27P | | PAGE 2 OF 2 | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. **DATE 19 OCT 2006** TSSOP-16 WB #### NOTES - DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT - EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL - IN TERLEAD FLASH OH PROTHOSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INCHES | | | |-----|----------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 BSC | | 0.026 BSC | | | | Η | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 BSC | | 0.252 BSC | | | | М | ٥° | QΟ | 0 ° | g ° | | # **RECOMMENDED** SOLDERING FOOTPRINT\* <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # **GENERIC MARKING DIAGRAM\*** XXXX = Specific Device Code Α = Assembly Location = Wafer Lot L = Year W = Work Week G or • = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | TSSOP-16 | | PAGE 1 OF 1 | | | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. D onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales