# 8-Bit Addressable Latch/1-of-8 Decoder CMOS Logic Level Shifter

# With LSTTL-Compatible Inputs

The MC74LVX259 is an 8-bit Addressable Latch fabricated with silicon gate CMOS technology.

The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output.

The LVX259 is designed for general purpose storage applications in digital systems. The device has four modes of operation as shown in the mode selection table. In the addressable latch mode, the data on Data In is written into the addressed latch. The addressed latch follows the data input with all non-addressed latches remaining in their previous states. In the memory mode, all latches remain in their previous state and are unaffected by the Data or Address inputs. In the one-of-eight decoding or demultiplexing mode, the addressed output follows the state of Data In with all other outputs in the LOW state. In the Reset mode, all outputs are LOW and unaffected by the address and data inputs. When operating the LVX259 as an addressable latch, changing more than one bit of the address could impose a transient wrong address. Therefore, this should only be done while in the memory mode.

The MC74LVX259 input structure provides protection when voltages up to 7.0 V are applied, regardless of the supply voltage. This allows the MC74LVX259 to be used to interface 5.0 V circuits to 3.0 V circuits.

#### **Features**

- High Speed:  $t_{PD} = 7.0 \text{ ns (Typ)}$  at  $V_{CC} = 3.3 \text{ V}$
- Low Power Dissipation:  $I_{CC} = 2 \mu A$  (Max) at  $T_A = 25$ °C
- High Noise Immunity:  $V_{NIH} = V_{NIL} = 28\% \ V_{CC}$
- CMOS–Compatible Outputs:  $V_{OH} > 0.8 V_{CC}$ ;  $V_{OL} < 0.1 V_{CC}$  @Load
- Power Down Protection Provided on Inputs and Outputs
- Balanced Propagation Delays
- Pin and Function Compatible with Other Standard Logic Families
- Latchup Performance Exceeds 300 mA
- ESD Performance:

Human Body Model > 2000 V; Machine Model > 200 V

• These Devices are Pb-Free and are RoHS Compliant



## ON Semiconductor®

http://onsemi.com





SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F

#### **PIN ASSIGNMENT**



#### MARKING DIAGRAMS





SOIC-16

TSSOP-16

LVX259 = Specific Device Code A = Assembly Location

WL, L = Wafer Lot Y = Year WW, W = Work Week G or = Pb-Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.



Figure 1. Logic Diagram



Figure 2. IEC Logic Symbol

#### **MODE SELECTION TABLE**

| Enable | Reset | Mode                 |
|--------|-------|----------------------|
| L      | Н     | Addressable Latch    |
| Н      | Н     | Memory               |
| L      | L     | 8-Line Demultiplexer |
| Н      | L     | Reset                |

#### **LATCH SELECTION TABLE**

| Addr | ess Ir | nputs | Latch     |
|------|--------|-------|-----------|
| С    | В      | Α     | Addressed |
| L    | L      | L     | Q0        |
| L    | L      | Н     | Q1        |
| L    | Н      | L     | Q2        |
| L    | Н      | Н     | Q3        |
| Н    | L      | L     | Q4        |
| Н    | L      | Н     | Q5        |
| Н    | Н      | L     | Q6        |
| Н    | Н      | Н     | Q7        |



Figure 3. Expanded Logic Diagram

## **MAXIMUM RATINGS**

| Symbol               | Para                                            | ameter                                                                               | Value                        | Unit |
|----------------------|-------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>      | Positive DC Supply Voltage                      |                                                                                      | -0.5 to +7.0                 | V    |
| V <sub>IN</sub>      | Digital Input Voltage                           |                                                                                      | -0.5 to +7.0                 | V    |
| V <sub>OUT</sub>     | DC Output Voltage                               |                                                                                      | -0.5 to V <sub>CC</sub> +0.5 | V    |
| I <sub>IK</sub>      | Input Diode Current                             |                                                                                      | -20                          | mA   |
| I <sub>OK</sub>      | Output Diode Current                            |                                                                                      | ±20                          | mA   |
| I <sub>OUT</sub>     | DC Output Current, per Pin                      |                                                                                      | ±25                          | mA   |
| I <sub>CC</sub>      | DC Supply Current, V <sub>CC</sub> and GND Pins |                                                                                      | ±75                          | mA   |
| P <sub>D</sub>       | Power Dissipation in Still Air                  | SOIC Package<br>TSSOP                                                                | 200<br>180                   | mW   |
| T <sub>STG</sub>     | Storage Temperature Range                       |                                                                                      | -65 to +150                  | °C   |
| V <sub>ESD</sub>     | ESD Withstand Voltage                           | Human Body Model (Note 1)<br>Machine Model (Note 2)<br>Charged Device Model (Note 3) | > 2000<br>> 200<br>> 2000    | V    |
| I <sub>LATCHUP</sub> | Latchup Performance                             | Above V <sub>CC</sub> and Below GND at 125°C (Note 4)                                | ±300                         | mA   |
| $\theta_{\sf JA}$    | Thermal Resistance, Junction-to-Ambient         | SOIC Package<br>TSSOP                                                                | 143<br>164                   | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Tested to EIA/JESD22–A114–A

- 2. Tested to EIA/JESD22-A115-A
  3. Tested to JESD22-C101-A
  4. Tested to EIA/JESD78

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                          | Characteristics                                  |         | Min | Max             | Unit |
|---------------------------------|--------------------------------------------------|---------|-----|-----------------|------|
| V <sub>CC</sub>                 | DC Supply Voltage                                | 2.0     | 3.6 | V               |      |
| V <sub>IN</sub>                 | DC Input Voltage                                 |         | 0   | 5.5             | V    |
| V <sub>OUT</sub>                | DC Output Voltage                                |         | 0   | V <sub>CC</sub> | V    |
| T <sub>A</sub>                  | Operating Temperature Range, all Package Types   |         | -40 | 85              | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Time $V_{CC} = 3.3 \text{ V}$ | ± 0.3 V | 0   | 100             | ns/V |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

## DC CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                      |                                | V <sub>CC</sub>   | T <sub>A</sub> = 25°C                                              |             |                                                                    | -40°C ≤ 1                                                          | Γ <sub>A</sub> ≤ 85°C                                              |      |
|-----------------|------------------------------------------------------|--------------------------------|-------------------|--------------------------------------------------------------------|-------------|--------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|------|
| Symbol          | Parameter                                            | Condition                      | (V)               | Min                                                                | Тур         | Max                                                                | Min                                                                | Max                                                                | Unit |
| V <sub>IH</sub> | Minimum High-Level<br>Input Voltage                  |                                | 2.0<br>3.0<br>3.6 | 0.75 V <sub>CC</sub><br>0.7 V <sub>CC</sub><br>0.7 V <sub>CC</sub> | -<br>-<br>- | -<br>-<br>-                                                        | 0.75 V <sub>CC</sub><br>0.7 V <sub>CC</sub><br>0.7 V <sub>CC</sub> | -<br>-<br>-                                                        | V    |
| V <sub>IL</sub> | Maximum Low–Level Input Voltage                      |                                | 2.0<br>3.0<br>3.6 | -<br>-<br>-                                                        | -<br>-<br>- | 0.25 V <sub>CC</sub><br>0.3 V <sub>CC</sub><br>0.3 V <sub>CC</sub> | -<br>-<br>-                                                        | 0.25 V <sub>CC</sub><br>0.3 V <sub>CC</sub><br>0.3 V <sub>CC</sub> | V    |
| V <sub>OH</sub> | High-Level Output                                    | $I_{OH} = -50 \mu A$           | 2.0               | 1.9                                                                | 2.0         | _                                                                  | 1.9                                                                | -                                                                  | V    |
|                 | Voltage                                              | $I_{OH} = -50 \mu A$           | 3.0               | 2.9                                                                | 3.0         | _                                                                  | 2.9                                                                | -                                                                  |      |
|                 |                                                      | $I_{OH} = -4 \text{ mA}$       | 3.0               | 2.58                                                               | _           | _                                                                  | 2.48                                                               | _                                                                  |      |
| V <sub>OL</sub> | Low-Level Output                                     | I <sub>OL</sub> = 50 μA        | 2.0               | -                                                                  | 0.0         | 0.1                                                                | -                                                                  | 0.1                                                                | V    |
|                 | Voltage                                              | I <sub>OL</sub> = 50 μA        | 3.0               | -                                                                  | 0.0         | 0.1                                                                | -                                                                  | 0.1                                                                |      |
|                 |                                                      | I <sub>OL</sub> = 4 mA         | 3.0               | -                                                                  | _           | 0.36                                                               | -                                                                  | 0.44                                                               |      |
| I <sub>IN</sub> | Input Leakage Current                                | V <sub>IN</sub> = 5.5 V or GND | 0 to 3.6          | -                                                                  | -           | ±0.1                                                               | -                                                                  | ±1.0                                                               | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent<br>Supply Current<br>(per package) | $V_{IN} = V_{CC}$ or GND       | 3.6               | 1.0                                                                | 1.0         | 2.0                                                                | -                                                                  | -                                                                  | μΑ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## AC ELECTRICAL CHARACTERISTICS Input $t_r = t_f = 3.0 \text{ ns}$

|                                        |                                             |                                            |                              |                                         | T <sub>A</sub> = 25°C | ;           | -40°C ≤    |              |      |
|----------------------------------------|---------------------------------------------|--------------------------------------------|------------------------------|-----------------------------------------|-----------------------|-------------|------------|--------------|------|
| Symbol                                 | Parameter                                   | Test Conditions                            |                              | Min                                     | Тур                   | Max         | Min Max    |              | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Data to Output   | V <sub>CC</sub> = 2.7 V                    | $C_L = 15pF$<br>$C_L = 50pF$ | -                                       | 6.3<br>9.0            | 9.0<br>14.0 | 1.0<br>1.0 | 12.0<br>15.0 | ns   |
|                                        | (Figures 4 and 8)                           | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | $C_L = 15pF$<br>$C_L = 50pF$ | -                                       | 5.6<br>8.0            | 8.0<br>12.0 | 1.0<br>1.0 | 11.0<br>14.0 |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Address Select   | V <sub>CC</sub> = 2.7 V                    | $C_L = 15pF$<br>$C_L = 50pF$ |                                         | 6.3<br>9.0            | 9.0<br>14.0 | 1.0<br>1.0 | 12.0<br>15.0 | ns   |
|                                        | to Output<br>(Figures 5 and 8)              | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | $C_L = 15pF$<br>$C_L = 50pF$ |                                         | 5.6<br>8.0            | 8.0<br>12.0 | 1.0<br>1.0 | 11.0<br>14.0 |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Enable to Output | V <sub>CC</sub> = 2.7 V                    | $C_L = 15pF$<br>$C_L = 50pF$ |                                         | 6.3<br>9.0            | 9.0<br>14.0 | 1.0<br>1.0 | 12.0<br>15.0 | ns   |
|                                        | (Figures 6 and 8)                           | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | $C_L = 15pF$<br>$C_L = 50pF$ | -                                       | 5.6<br>8.0            | 9.0<br>12.0 | 1.0<br>1.0 | 11.0<br>14.0 |      |
| t <sub>PHL</sub>                       | Maximum Propogation Delay, Reset to Output  | V <sub>CC</sub> = 2.7 V                    | $C_L = 15pF$<br>$C_L = 50pF$ | -                                       | 6.3<br>9.0            | 9.0<br>14.0 | 1.0<br>1.0 | 12.0<br>15.0 | ns   |
|                                        | (Figures 6 and 8)                           | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | $C_L = 15pF$<br>$C_L = 50pF$ | -                                       | 5.6<br>8.0            | 9.0<br>12.0 | 1.0<br>1.0 | 11.0<br>14.0 |      |
| C <sub>IN</sub>                        | Maximum Input<br>Capacitance                |                                            |                              | -                                       | 6                     | 10          | _          | 10           | pF   |
|                                        |                                             |                                            |                              | Typical @ 25°C, V <sub>CC</sub> = 3.3 V |                       |             |            | •            |      |
| $C_{PD}$                               | Power Dissipation Capacitance (Note 5)      |                                            |                              |                                         | 30                    |             |            |              |      |

<sup>5.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation:  $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC} \cdot C_{PD}$  is used to determine the no–load dynamic power consumption;  $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ .

**TIMING REQUIREMENTS** Input  $t_r = t_f = 3.0 \text{ ns}$ 

|                                |                                               |                                            | T <sub>A</sub> = 25°C |     |     | <b>T</b> <sub>A</sub> = ≤ |     |      |
|--------------------------------|-----------------------------------------------|--------------------------------------------|-----------------------|-----|-----|---------------------------|-----|------|
| Symbol                         | Parameter                                     | Test Conditions                            | Min                   | Тур | Max | Min                       | Max | Unit |
| t <sub>w</sub>                 | Minimum Pulse Width, Reset or Enable          | V <sub>CC</sub> = 2.7 V                    | 4.5                   | _   | -   | 5.0                       | -   | ns   |
|                                | (Figure 7)                                    | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 4.5                   | _   | -   | 5.0                       | -   |      |
| t <sub>su</sub>                | Minimum Setup Time, Address or Data to Enable | V <sub>CC</sub> = 2.7 V                    | 4.0                   | _   | -   | 4.0                       | -   | ns   |
|                                | (Figure 7)                                    | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 3.0                   | _   | -   | 3.0                       | -   |      |
| t <sub>h</sub>                 | Minimum Hold Time, Enable to Address or Data  | V <sub>CC</sub> = 2.7 V                    | 2.0                   | _   | -   | 2.0                       | -   | ns   |
|                                | (Figure 6 or 7)                               | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 2.0                   | _   | -   | 2.0                       | -   |      |
| t <sub>r,</sub> t <sub>f</sub> | Maximum Input, Rise and Fall Times            | V <sub>CC</sub> = 2.7 V                    | -                     | _   | 400 | -                         | 300 | ns   |
|                                | (Figure 4)                                    | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | _                     | -   | 300 | -                         | 300 |      |



Figure 4. Switching Waveform

Figure 5. Switching Waveform



Figure 6. Switching Waveform

Figure 7. Switching Waveform



Figure 8. Switching Waveform



\*Includes all probe and jig capacitance

Figure 9. Test Circuit

## **ORDERING INFORMATION**

| Device          | Package               | Shipping <sup>†</sup> |
|-----------------|-----------------------|-----------------------|
| MC74LVX259DG    | SOIC-16<br>(Pb-Free)  | 48 Units / Rail       |
| MC74LVX259DR2G  | SOIC-16<br>(Pb-Free)  | 2500 Tape & Reel      |
| MC74LVX259DTG   | TSSOP-16<br>(Pb-Free) | 96 Units / Rail       |
| MC74LVX259DTR2G | TSSOP-16<br>(Pb-Free) | 2500 Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## EMBOSSED CARRIER DIMENSIONS (See Notes 6 and 7)

| Tape<br>Size | B <sub>1</sub><br>Max | D                                  | D <sub>1</sub>            | E                                     | F                                      | К                          | Р                                                                                                                        | P <sub>0</sub>                       | P <sub>2</sub>                       | R                | Т                 | w                                     |
|--------------|-----------------------|------------------------------------|---------------------------|---------------------------------------|----------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|------------------|-------------------|---------------------------------------|
| 8 mm         | 4.35 mm<br>(0.179")   | 1.5 mm<br>+ 0.1<br>-0.0<br>(0.059" | 1.0 mm<br>Min<br>(0.179") | 1.75 mm<br>±0.1<br>(0.069<br>±0.004") | 3.5 mm<br>±0.5<br>(1.38<br>±0.002")    | 2.4 mm<br>Max<br>(0.094")  | 4.0 mm<br>±0.10<br>(0.157<br>±0.004")                                                                                    | 4.0 mm<br>±0.1<br>(0.157<br>±0.004") | 2.0 mm<br>±0.1<br>(0.079<br>±0.004") | 25 mm<br>(0.98") | 0.6 mm<br>(0.024) | 8.3 mm<br>(0.327)                     |
| 12 mm        | 8.2 mm<br>(0.323")    | +0.004<br>-0.0)                    | 1.5 mm<br>Min<br>(0.060)  |                                       | 5.5 mm<br>±0.5<br>(0.217<br>±0.002")   | 6.4 mm<br>Max<br>(0.252")  | 4.0 mm<br>±0.10<br>(0.157<br>±0.004")<br>8.0 mm<br>±0.10<br>(0.315<br>±0.004")                                           |                                      |                                      | 30 mm<br>(1.18") |                   | 12.0 mm<br>±0.3<br>(0.470<br>±0.012") |
| 16 mm        | 12.1 mm<br>(0.476")   |                                    |                           |                                       | 7.5 mm<br>±0.10<br>(0.295<br>±0.004")  | 7.9 mm<br>Max<br>(0.311")  | 4.0 mm<br>±0.10<br>(0.157<br>±0.004")<br>8.0 mm<br>±0.10<br>(0.315<br>±0.004")<br>12.0 mm<br>±0.10<br>(0.472<br>±0.004") |                                      |                                      |                  |                   | 16.3 mm<br>(0.642)                    |
| 24 mm        | 20.1 mm<br>(0.791")   |                                    |                           |                                       | 11.5 mm<br>±0.10<br>(0.453<br>±0.004") | 11.9 mm<br>Max<br>(0.468") | 16.0 mm<br>±0.10<br>(0.63<br>±0.004")                                                                                    |                                      |                                      |                  |                   | 24.3 mm<br>(0.957)                    |

Metric Dimensions Govern–English are in parentheses for reference only.
 A<sub>0</sub>, B<sub>0</sub>, and K<sub>0</sub> are determined by component size. The clearance between the components and the cavity must be within 0.05 mm min to 0.50 mm max. The component cannot rotate more than 10° within the determined cavity





#### SOIC-16 CASE 751B-05 **ISSUE K**

**DATE 29 DEC 2006** 



⊕ 0.25 (0.010) M T B S A S

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD ENGREPHING.
- PROTRUSION.

  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INCHES    |       |  |  |
|-----|--------|--------|-----------|-------|--|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |  |
| C   | 1.35   | 1.75   | 0.054     | 0.068 |  |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |  |
| M   | 0°     | 7°     | 0°        | 7°    |  |  |
| Р   | 5.80   | 6.20   | 0.229     | 0.244 |  |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |  |

| STYLE 1:   |                        | STYLE 2:   |                | STYLE 3:   |                                     | STYLE 4:   |                   |                         |
|------------|------------------------|------------|----------------|------------|-------------------------------------|------------|-------------------|-------------------------|
|            | COLLECTOR              |            | CATHODE        |            | COLLECTOR, DYE #1                   |            | COLLECTOR, DYE #1 | 1                       |
| 2.         | BASE                   | 2.         | ANODE          | 2.         | BASE, #1                            | 2.         | COLLECTOR, #1     |                         |
| 3.         | EMITTER                | 3.         | NO CONNECTION  | 3.         | EMITTER, #1                         | 3.         | COLLECTOR, #2     |                         |
| 4.         | NO CONNECTION          | 4.         | CATHODE        | 4.         | COLLECTOR, #1                       | 4.         | COLLECTOR, #2     |                         |
| 5.         | EMITTER                | 5.         | CATHODE        | 5.         | COLLECTOR, #2                       | 5.         | COLLECTOR, #3     |                         |
| 6.         | BASE                   | 6.         | NO CONNECTION  | 6.         | BASE, #2                            | 6.         | COLLECTOR, #3     |                         |
| 7.         | COLLECTOR              | 7.         | ANODE          | 7.         | EMITTER, #2                         | 7.         | COLLECTOR, #4     |                         |
| 8.         | COLLECTOR              | 8.         | CATHODE        | 8.         | COLLECTOR, #2                       | 8.         | COLLECTOR, #4     |                         |
| 9.         | BASE                   | 9.         | CATHODE        | 9.         | COLLECTOR, #3                       | 9.         | BASE, #4          |                         |
| 10.        | EMITTER                | 10.        | ANODE          | 10.        | BASE, #3                            | 10.        | EMITTER, #4       |                         |
| 11.        | NO CONNECTION          | 11.        | NO CONNECTION  | 11.        |                                     | 11.        | BASE, #3          |                         |
| 12.        | EMITTER                | 12.        | CATHODE        | 12.        | COLLECTOR, #3                       | 12.        | EMITTER, #3       | DECOMMENDED             |
| 13.        | BASE                   | 13.        | CATHODE        | 13.        | COLLECTOR, #4                       | 13.        | BASE, #2          | RECOMMENDED             |
| 14.        | COLLECTOR              | 14.        | NO CONNECTION  | 14.        | BASE, #4                            | 14.        |                   | SOLDERING FOOTPRINT*    |
| 15.        | EMITTER                | 15.        | ANODE          | 15.        | EMITTER, #4                         | 15.        | BASE, #1          |                         |
| 16.        | COLLECTOR              | 16.        | CATHODE        | 16.        | COLLECTOR, #4                       | 16.        | EMITTER, #1       | 8X                      |
|            |                        |            |                |            |                                     |            |                   | <b>←</b> 6.40 <b>→</b>  |
| STYLE 5:   |                        | STYLE 6:   |                | STYLE 7:   |                                     |            |                   |                         |
| PIN 1.     | DRAIN, DYE #1          | PIN 1.     | CATHODE        | PIN 1.     | SOURCE N-CH                         |            |                   | 16X 1.12 ← ➤            |
| 2.         | DRAIN, #1              | 2.         | CATHODE        | 2.         | COMMON DRAIN (OUTPUT                | Γ)         |                   |                         |
| 3.         | DRAIN, #2              | 3.         | CATHODE        | 3.         | COMMON DRAIN (OUTPUT                | Γ)         | 1                 | 1 16                    |
| 4.         | DRAIN, #2              | 4.         | CATHODE        | 4.         | GATE P-CH                           |            | <u> </u>          |                         |
| 5.         | DRAIN, #3              | 5.         | CATHODE        | 5.         | COMMON DRAIN (OUTPUT                |            | _                 |                         |
| 6.         | DRAIN, #3              | 6.         | CATHODE        | 6.         | COMMON DRAIN (OUTPUT                |            | 16X               | ·                       |
| 7.         | DRAIN, #4              |            | CATHODE        | 7.         | COMMON DRAIN (OUTPUT                | Γ)         | 0.58 -            |                         |
| 8.         | DRAIN, #4              | 8.         | CATHODE        | 8.         | SOURCE P-CH                         |            |                   |                         |
| 9.         | GATE, #4               | 9.         | ANODE          | 9.         | SOURCE P-CH                         | _          |                   |                         |
| 10.        | SOURCE, #4             | 10.        | ANODE          | 10.        | COMMON DRAIN (OUTPUT                |            | -                 | <del></del>             |
| 11.        | GATE, #3               | 11.        | ANODE          | 11.        | COMMON DRAIN (OUTPUT                |            |                   |                         |
| 12.        | SOURCE, #3             | 12.        | ANODE          | 12.        | COMMON DRAIN (OUTPUT                | 1)         |                   |                         |
| 13.        | GATE, #2               | 13.        | ANODE          | 13.        | GATE N-CH                           | <b>-</b> \ |                   |                         |
| 14.        | SOURCE, #2             |            | ANODE          | 14.        | COMMON DRAIN (OUTPUT                |            |                   | \ PITCH                 |
| 15.<br>16. | GATE, #1<br>SOURCE, #1 | 15.<br>16. | ANODE<br>ANODE | 15.<br>16. | COMMON DRAIN (OUTPUT<br>SOURCE N-CH | 1)         |                   |                         |
| 10.        | 500RCE, #1             | 10.        | ANODE          | 10.        | SOURCE N-CH                         |            |                   |                         |
|            |                        |            |                |            |                                     |            |                   | □8 9 <del>-</del>       |
|            |                        |            |                |            |                                     |            |                   | * <b>*</b>              |
|            |                        |            |                |            |                                     |            |                   | '                       |
|            |                        |            |                |            |                                     |            |                   | DIMENSIONS: MILLIMETERS |
|            |                        |            |                |            |                                     |            |                   |                         |

\*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Rep<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |  |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--|
| DESCRIPTION:     | SOIC-16     |                                                                                                                                                                             | PAGE 1 OF 1 |  |  |  |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. 2X L/2

L

☐ 0.15 (0.006)

PIN 1 IDENT.

υ®





**DATE 19 OCT 2006** 

#### NOTES

Κ

SECTION N-N

0.25 (0.010)

J1

В

-U-

- DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT
- EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE
  INTERLEAD FLASH OR PROTRUSION.
- INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL
  NOT EXCEED 0.25 (0.010) PER SIDE.
  DIMENSION K DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABILE DAMBAR
  PROTRUSION SHALL BE 0.08 (0.003) TOTAL
  IN EXCESS OF THE K DIMENSION AT
  MAXIMUM MATERIAL CONDITION.
  TERMINIAL NILMBERS ADE SUCIUMI ECIP.
- TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
- DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| С   |             | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| Н   | 0.18        | 0.28 | 0.007     | 0.011 |
| 7   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40 BSC    |      | 0.252 BSC |       |
| М   | 00          | 00   | 00        | 0 0   |

# **DETAIL E** -W-☐ 0.10 (0.004) **DETAIL E** SEATING PLANE D

#### **RECOMMENDED** SOLDERING FOOTPRINT\*

-V-



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC** MARKING DIAGRAM\*



= Specific Device Code XXXX Α = Assembly Location

= Wafer Lot L = Year W = Work Week G or • = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSSOP-16    |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales