# DUSEUI

MARKING

**DIAGRAMS\*** 8<u> A A A A</u>

3N551

ALYW

888 Н

# 3.3 V / 5.0 V **Ultra-Low Skew** 1:4 Clock Fanout Buffer

# **NB3N551**

#### Description

The NB3N551 is a low skew 1-to 4 clock fanout buffer, designed for clock distribution in mind. The NB3N551 specifically guarantees low output-to-output skew. Optimal design, layout and processing minimize skew within a device and from device to device.

The output enable (OE) pin three-states the outputs when low.

#### Features

- Input/Output Clock Frequency up to 180 MHz
- Low Skew Outputs (50 ps typical)
- RMS Phase Jitter (12 kHz 20 MHz): 43 fs (Typical)
- Output goes to Three-State Mode via OE
- Operating Range:  $V_{DD} = 3.0 \text{ V to } 5.5 \text{ V}$
- Ideal for Networking Clocks
- Packaged in 8-pin SOIC
- Industrial Temperature Range
- These are Pb-Free Devices



Figure 1. Block Diagram







Y

W



- 6K = Specific Device Code М = Date Code
- = Pb-Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.

#### **PIN CONNECTIONS**



#### **ORDERING INFORMATION**

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NB3N551DG    | SOIC-8<br>(Pb-Free) | 98 Units/Rail         |
| NB3N551DR2G  | SOIC-8<br>(Pb-Free) | 2500/Tape & Reel      |
| NB3N551MNR4G | DFN-8<br>(Pb-Free)  | 1000/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

#### Table 1. OE, OUTPUT ENABLE FUNCTION

| OE | Function |
|----|----------|
| 0  | Disable  |
| 1  | Enable   |

#### Table 2. PIN DESCRIPTION

| Pin # | Name             | Туре                    | Description                                                                                                                                                                    |
|-------|------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | I <sub>CLK</sub> | (LV)CMOS/(LV)TTL Input  | Clock Input. Internal pull-up resistor.                                                                                                                                        |
| 2     | Q1               | (LV)CMOS/(LV)TTL Output | Clock Output 1                                                                                                                                                                 |
| 3     | Q2               | (LV)CMOS/(LV)TTL Output | Clock Output 2                                                                                                                                                                 |
| 4     | Q3               | (LV)CMOS/(LV)TTL Output | Clock Output 3                                                                                                                                                                 |
| 5     | Q4               | (LV)CMOS/(LV)TTL Output | Clock Output 4                                                                                                                                                                 |
| 6     | GND              | Power                   | Negative supply voltage; Connect to ground, 0 V                                                                                                                                |
| 7     | V <sub>DD</sub>  | Power                   | Positive supply voltage (3.0 V to 5.5 V)                                                                                                                                       |
| 8     | OE               | (LV)CMOS/(LV)TTL Input  | Output Enable for the clock outputs. Outputs are enabled when HIGH or when left open; OE pin has internal pull-up resistor. Three-states outputs when LOW.                     |
| -     | EP               | Thermal Exposed Pad     | (DFN8 only) Thermal exposed pad must be connected to a sufficient thermal conduit. Electrically connect to the most negative supply (GND) or leave unconnected, floating open. |

#### Table 3. MAXIMUM RATINGS

| Symbol                         | Parameter                                | Condition 1        | Condition 2  | Rating                                         | Units        |
|--------------------------------|------------------------------------------|--------------------|--------------|------------------------------------------------|--------------|
| $V_{DD}$                       | Positive Power Supply                    | GND = 0 V          | _            | 7.0                                            | V            |
| V <sub>I</sub> /V <sub>O</sub> | Input/Output Voltage                     | t ≤ 1.5 ns         | _            | $GND{-}1.5 \leq V_{I}/V_{O} \leq V_{DD}{+}1.5$ | V            |
| T <sub>A</sub>                 | Operating Temperature Range, Industrial  | _                  | _            | ≥ -40 to ≤ +85                                 | °C           |
| T <sub>stg</sub>               | Storage Temperature Range                | _                  | _            | -65 to +150                                    | °C           |
| $\theta_{JA}$                  | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | SOIC-8       | 190<br>130                                     | °C/W<br>°C/W |
| $\theta_{JC}$                  | Thermal Resistance (Junction-to-Case)    | (Note 1)           | SOIC-8       | 41 to 44                                       | °C/W         |
| $\theta_{JA}$                  | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | DFN8<br>DFN8 | 129<br>84                                      |              |
| $\theta_{JC}$                  | Thermal Resistance (Junction-to-Case)    | (Note 1)           | DFN8         | 35 to 40                                       | °C/W         |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. JEDEC standard multilayer board – 2S2P (2 signal, 2 power)

#### Table 4. ATTRIBUTES

| Charac                                                     | Value                             |                           |  |  |
|------------------------------------------------------------|-----------------------------------|---------------------------|--|--|
| ESD Protection                                             | Human Body Model<br>Machine Model | > 4 kV<br>> 200 V         |  |  |
| Moisture Sensitivity, Indefinite Ti                        | Level 1                           |                           |  |  |
| Flammability Rating Oxygen Index: 28 to 34                 |                                   | UL-94 code V-0 @ 0.125 in |  |  |
| Transistor Count                                           | 531 Devices                       |                           |  |  |
| Meets or Exceeds JEDEC Standard EIA/JESD78 IC Latchup Test |                                   |                           |  |  |

2. For additional Moisture Sensitivity information, refer to Application Note AND8003/D.

| Symbol                            | Characteristic                                              | Min                      | Тур  | Max                      | Unit |
|-----------------------------------|-------------------------------------------------------------|--------------------------|------|--------------------------|------|
| I <sub>DD</sub>                   | Power Supply Current @ 135 MHz, No Load, $V_{DD}$ = 3.3 V   | -                        | 20   | 40                       | mA   |
| V <sub>OH</sub>                   | Output HIGH Voltage – $I_{OH}$ = –25 mA, $V_{DD}$ = 3.3 V   | 2.4                      | -    | _                        | V    |
| V <sub>OL</sub>                   | Output LOW Voltage – I <sub>OL</sub> = 25 mA                | -                        | -    | 0.4                      | V    |
| V <sub>OH</sub>                   | Output HIGH Voltage – I <sub>OH</sub> = –12 mA (CMOS level) | V <sub>DD</sub> – 0.4    | -    | -                        | V    |
| $V_{\rm IH,}I_{\rm CLK}$          | Input HIGH Voltage, I <sub>CLK</sub>                        | (V <sub>DD</sub> /2)+0.7 | -    | 3.8                      | V    |
| $V_{\text{IL},}$ I <sub>CLK</sub> | Input LOW Voltage, I <sub>CLK</sub>                         | -                        | -    | (V <sub>DD</sub> /2)-0.7 | V    |
| $V_{\text{IH},}\text{OE}$         | Input HIGH Voltage, OE                                      | 2.0                      | -    | VDD                      | V    |
| $V_{\text{IL}}$ OE                | Input LOW Voltage, OE                                       | 0                        | -    | 0.8                      | V    |
| ZO                                | Nominal Output Impedance                                    | -                        | 20   | -                        | Ω    |
| RPU                               | Input Pull–up Resistor, OE                                  | -                        | 220  | -                        | kΩ   |
| CIN                               | Input Capacitance, OE                                       | -                        | 5.0  | _                        | pF   |
| IOS                               | Short Circuit Current                                       | -                        | ± 50 | _                        | mA   |

#### Table 5. DC CHARACTERISTICS (V<sub>DD</sub> = 3.0 V to 3.6 V, GND = 0 V, T<sub>A</sub> = $-40^{\circ}$ C to $+85^{\circ}$ C) (Note 3)

**DC CHARACTERISTICS** (V<sub>DD</sub> = 4.5 V to 5.5 V, GND = 0 V,  $T_A = -40^{\circ}C$  to +85°C) (Note 3)

| Symbol                            | Characteristic                                                   | Min                      | Тур | Max                      | Unit |
|-----------------------------------|------------------------------------------------------------------|--------------------------|-----|--------------------------|------|
| I <sub>DD</sub>                   | Power Supply Current @ 135 MHz, No Load, V <sub>DD</sub> = 5.0 V | -                        | 50  | 95                       | mA   |
| V <sub>OH</sub>                   | Output HIGH Voltage – I <sub>OH</sub> = -35 mA                   | 2.4                      | -   | -                        | V    |
| V <sub>OL</sub>                   | Output LOW Voltage – I <sub>OL</sub> = 35 mA                     | -                        | -   | 0.4                      | V    |
| V <sub>OH</sub>                   | Output HIGH Voltage – I <sub>OH</sub> = –12 mA (CMOS level)      | V <sub>DD</sub> - 0.4    | -   | -                        | V    |
| $V_{\rm IH,}I_{\rm CLK}$          | Input HIGH Voltage, I <sub>CLK</sub>                             | (V <sub>DD</sub> /2) + 1 | -   | 5.5                      | V    |
| V <sub>IL,</sub> I <sub>CLK</sub> | Input LOW Voltage, I <sub>CLK</sub>                              | -                        | -   | (V <sub>DD</sub> /2) – 1 | V    |
| V <sub>IH,</sub> OE               | Input HIGH Voltage, OE                                           | 2.0                      | -   | V <sub>DD</sub>          | V    |
| $V_{\text{IL}}$ OE                | Input LOW Voltage, OE                                            | 0                        | -   | 0.8                      | V    |
| ZO                                | Nominal Output Impedance                                         | -                        | 20  | -                        | Ω    |
| RPU                               | Input Pull-up Resistor, OE                                       | -                        | 220 | -                        | kΩ   |
| CIN                               | Input Capacitance, OE                                            | -                        | 5.0 | -                        | pF   |
| IOS                               | Short Circuit Current                                            | -                        | ±80 | -                        | mA   |

Table 6. AC CHARACTERISTICS (V<sub>DD</sub> = 3.0 V to 5.5 V, GND = 0 V, T<sub>A</sub> =  $-40^{\circ}$ C to  $+85^{\circ}$ C) (Note 3)

| Symbol                         | Characteristic                                                         | Conditions                                                     | Min | Тур      | Max | Unit |
|--------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------|-----|----------|-----|------|
| f <sub>in</sub>                | Input Frequency                                                        |                                                                | -   | -        | 180 | MHz  |
| t <sub>jitter</sub> (φ)        | RMS Phase Jitter (Integrated 12 kHz – 20 MHz)<br>(See Figures 2 and 3) | f <sub>carrier</sub> = 25 MHz<br>f <sub>carrier</sub> = 50 MHz | -   | 43<br>16 |     | fs   |
| t <sub>jitter (pd)</sub>       | Period Jitter (RMS, 1o)                                                |                                                                | -   | 2.0      | -   | ps   |
| t <sub>r</sub> /t <sub>f</sub> | Output rise and fall times; 0.8 V to 2.0 V                             |                                                                | -   | 0.5      | 1.0 | ns   |
| t <sub>pd</sub>                | Propagation Delay, CLK to Qn, 0 – 180 MHz,<br>(Note 4)                 |                                                                | 1.5 | 3.0      | 6.0 | ns   |
| t <sub>skew</sub>              | Output-to-Output Skew; (Note 5)                                        |                                                                | -   | 50       | 160 | ps   |

3. Outputs loaded with external  $R_L = 33 - \Omega$  series resistor and  $C_L = 15 \text{ pF}$  to GND. Duty cycle out = duty in. A 0.01  $\mu$ F decoupling capacitor should be connected between  $V_{DD}$  and GND. A 33  $\Omega$  series terminating resistor may be used on each clock output if the trace is longer than 1 inch.

4. Measured with rail-to-rail input clock. 5. Measured on rising edges at  $V_{DD} \div 2$ .



Figure 2. Phase Noise Plot at 25 MHz at an Operating Voltage of 3.3 V, Room Temperature

The above plot captured using Agilent E5052A shows Additive Phase Noise of the NB3N551 device measured with an input source generated by Agilent E8663B. The RMS phase jitter contributed by the device (integrated between 12 kHz to 20 MHz; as shown in the shaded region of the plot) is 43 fs (RMS Jitter of the input source is 203.31 fs and Output (DUT+Source) is 247.06 fs).



Figure 3. Phase Noise Plot at 50 MHz at an Operating Voltage of 5 V, Room Temperature

The above plot captured using Agilent E5052A shows Additive Phase Noise of the NB3N551 device measured with an input source generated by Agilent E8663B. The RMS phase jitter contributed by the device (integrated between 12 kHz to 20 MHz; as shown in the shaded region of the plot) is 16 fs (RMS Jitter of the input source is 104.08 fs and Output (DUT + Source) is 119.77 fs).

# **ONSEM**<sup>1</sup>.



| DOCUMENT NUMBER:                                                                    | 98AON18658D                                                                                                | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                             |                           |  |
|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|
| DESCRIPTION:                                                                        | DFN8, 2.0X2.0, 0.5MM PITCH                                                                                 |                                                                                                                                                                                                                                                                                                                | PAGE 1 OF 1               |  |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume a | er notice to any products herein. <b>onsemi</b> make<br>ny liability arising out of the application or use | LLC dba <b>onsemi</b> or its subsidiaries in the United States and/or other cour<br>es no warranty, representation or guarantee regarding the suitability of its pr<br>of any product or circuit, and specifically disclaims any and all liability, inc<br>e under its patent rights nor the rights of others. | oducts for any particular |  |

# onsemí



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                     | 98ASB42564B                                                                                                | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                       |                           |  |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|
| DESCRIPTION: SOIC-8 NB PAGE 1 OF                                                     |                                                                                                            |                                                                                                                                                                                                                                                                                                         |                           |  |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume ar | er notice to any products herein. <b>onsemi</b> make<br>ny liability arising out of the application or use | LLC dba <b>onsemi</b> or its subsidiaries in the United States and/or other courses no warranty, representation or guarantee regarding the suitability of its proof any product or circuit, and specifically disclaims any and all liability, incle e under its patent rights nor the rights of others. | oducts for any particular |  |

#### SOIC-8 NB CASE 751-07 **ISSUE AK**

STYLE 1: PIN 1. EMITTER COLLECTOR 2. 3. COLLECTOR 4. EMITTER 5. EMITTER BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. DRAIN 8. STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT IOUT 6. IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE ANODE 2. SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. CATHODE 8. STYLE 22 PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 COMMON ANODE/GND 5. 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4 SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5.

6.

7.

8 GATE 1

SOURCE 1/DRAIN 2

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. DRAIN, #2 4. GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. З. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 MIRROR 1 8. STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. 8. LINE 1 OUT STYLE 27: PIN 1. ILIMIT OVI O 2 UVLO З. 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8 DRAIN

#### DATE 16 FEB 2011

STYLE 4: PIN 1. 2. ANODE ANODE ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 З. BASE #2 COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6 DRAIN DRAIN 7. 8. DRAIN STYLE 16 EMITTER, DIE #1 PIN 1. 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE EMITTER 2. 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK 8 VIN

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |
|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| DESCRIPTION:     | SOIC-8 NB   | SOIC-8 NB                                                                                                                                                                          |  |  |  |
|                  |             |                                                                                                                                                                                    |  |  |  |

onsem and of isor in are trademarks or semiconductor compension instructions, the do onsem or its subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced stat purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

7.

8

COLLECTOR, #1

COLLECTOR, #1

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>