# Compact, Fixed-Frequency, **Continuous Conduction Mode PFC Controller** The NCP1653 is a controller designed for Continuous Conduction Mode (CCM) Power Factor Correction (PFC) boost circuits. It operates in the follower boost or constant output voltage in 67 or 100 kHz fixed switching frequency. Follower boost offers the benefits of reduction of output voltage and hence reduction in the size and cost of the inductor and power switch. Housed in a DIP-8 or SO-8 package, the circuit minimizes the number of external components and drastically simplifies the CCM PFC implementation. It also integrates high safety protection features. The NCP1653 is a driver for robust and compact PFC stages. #### **Features** - IEC1000-3-2 Compliant - Continuous Conduction Mode - Average Current-Mode or Peak Current-Mode Operation - Constant Output Voltage or Follower Boost Operation - Very Few External Components - Fixed Switching Frequency: 67 kHz = NCP1653A, 100 kHz = NCP 1653 - Soft-Start Capability - V<sub>CC</sub> Undervoltage Lockout with Hysteresis (8.7 / 13,25 V) - Overvoltage Protection (107% of Nominal Output Level) - Undervoltage Protection or Shutdown (8% of Nominal Output Level) - Thermal Shutdown with Hysteresis (120/150°C) This is a Pb-Free Device Typical Application - TV & Monitors - PC Desktop SMPS - AC Adapters SMPS - White Goods ## ON Semiconductor® #### www.onsemi.com #### **MARKING DIAGRAMS** A suffix = 67 kHz option= Assembly Location = Wafer Lot = Year WW, W = Work Week = Pb-Free Package #### **PIN CONNECTIONS** #### ORDERING INFORMATION See detailed ordering and shipping information on page 19 of this data sheet Figure 2. Functional Block Diagram #### PIN FUNCTION DESCRIPTION | Pin | Symbol | Name | Function | |-----|----------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | FB/SD | Feedback /<br>Shutdown | This pin receives a feedback current I <sub>FB</sub> which is proportional to the PFC circuit output voltage. The current is for output regulation, output overvoltage protection (OVP), and output undervoltage protection (UVP). When I <sub>FB</sub> goes above 107% I <sub>ref</sub> , OVP is activated and the Drive Output is disabled. When I <sub>FB</sub> goes below 8% I <sub>ref</sub> , the device enters a low-consumption shutdown mode. | | 2 | V <sub>control</sub> | Control Voltage /<br>Soft-Start | The voltage of this pin $V_{control}$ directly controls the input impedance and hence the power factor of the circuit. This pin is connected to an external capacitor $C_{control}$ to limit the $V_{control}$ bandwidth typically below 20 Hz to achieve near unity power factor. The device provides no output when $V_{control} = 0$ V. Hence, $C_{control}$ also works as a soft–start capacitor. | | 3 | In | Input Voltage<br>Sense | This pin sinks an input-voltage current $I_{vac}$ which is proportional to the RMS input voltage $V_{ac}$ . The current $I_{vac}$ is for overpower limitation (OPL) and PFC duty cycle modulation. When the product ( $I_{S}$ · $I_{vac}$ ) goes above 3 nA <sup>2</sup> , OPL is activated and the Drive Output duty ratio is reduced by pulling down $V_{control}$ indirectly to reduce the input power. | | 4 | CS | Input Current<br>Sense | This pin sources a current $I_S$ which is proportional to the inductor current $I_L$ . The sense current $I_S$ is for overcurrent protection (OCP), overpower limitation (OPL) and PFC duty cycle modulation. When $I_S$ goes above 200 $\mu$ A, OCP is activated and the Drive Output is disabled. | | 5 | V <sub>M</sub> | Multiplier<br>Voltage | This pin provides a voltage $V_M$ for the PFC duty cycle modulation. The input impedance of the PFC circuit is proportional to the resistor $R_M$ externally connected to this pin. The device operates in average current–mode if an external capacitor $C_M$ is connected to the pin. Otherwise, it operates in peak current–mode. | | 6 | GND | The IC Ground | - | | 7 | Drv | Drive Output | This pin provides an output to an external MOSFET. | | 8 | V <sub>CC</sub> | Supply Voltage | This pin is the positive supply of the device. The operating range is between 8.75 V and 18 V with UVLO start threshold 13.25 V. | # **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------------|------------------|-------------|------| | FB, V <sub>control</sub> , In, CS, V <sub>M</sub> Pins (Pins 1-5) | ~ | | | | Maximum Voltage Range | $V_{max}$ | -0.3 to +9 | V | | Maximum Current | I <sub>max</sub> | 100 | mA | | Drive Output (Pin 7) | | | | | Maximum Voltage Range | $V_{max}$ | -0.3 to +18 | V | | Maximum Current Range (Note 3) | I <sub>max</sub> | 1.5 | Α | | Power Supply Voltage (Pin 8) | | | | | Maximum Voltage Range | $V_{max}$ | -0.3 to +18 | V | | Maximum Current | I <sub>max</sub> | 100 | mA | | Transient Power Supply Voltage, Duration < 10 ms, IV <sub>CC</sub> < 20 mA | | 25 | V | | Power Dissipation and Thermal Characteristics | | | | | P suffix, Plastic Package, Case 626 | | | | | Maximum Power Dissipation @ $T_A = 70^{\circ}C$ | $P_{D}$ | 800 | mW | | Thermal Resistance Junction-to-Air | $R_{ heta JA}$ | 100 | °C/W | | D suffix, Plastic Package, Case 751 | | | | | Maximum Power Dissipation @ $T_A = 70^{\circ}C$ | $P_{D}$ | 450 | mW | | Thermal Resistance Junction-to-Air | $R_{ heta JA}$ | 178 | °C/W | | Operating Junction Temperature Range | TJ | -40 to +125 | °C | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - This device series contains ESD protection and exceeds the following tests: Pins 1–8: Human Body Model 2000 V per JEDEC Standard JESD22, Method A114. Machine Model Method 190 V per JEDEC Standard JES222, Method A115A. - 2. This device contains Latchup protection and exceeds $\pm 100$ mA per JEDEC Standard JESD78. - 3. Guaranteed by design. **ELECTRICAL CHARACTERISTICS** (For typical values $T_J = 25^{\circ}\text{C}$ . For min/max values, $T_J = -40^{\circ}\text{C}$ to +125°C, $V_{CC} = 15 \text{ V}$ , $I_{FB} = 100 \ \mu\text{A}$ , $I_{Vac} = 30 \ \mu\text{A}$ , $I_S = 0 \ \mu\text{A}$ , unless otherwise specified) | Characteristics | Pin | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------|------------|------------|-------------|-----------------| | OSCILLATOR | l | | | | | | | Switching Frequency NCP1653<br>NCP1653A | 7 | f <sub>SW</sub> | 90<br>60.3 | 102<br>67 | 110<br>73.7 | kHz | | Maximum Duty Cycle (V <sub>M</sub> = 0 V) (Note 3) | 7 | D <sub>max</sub> | 94 | - | - | % | | GATE DRIVE | 1 | | | | l | 1 | | Gate Drive Resistor | 7 | | | | | | | Output High and Draw 100 mA out of Drv pin (I <sub>source</sub> = 100 mA) | | $R_{OH}$ | 5.0 | 9.0 | 20 | Ω | | Output Low and Insert 100 mA into Drv pin (I <sub>sink</sub> = 100 mA) | | R <sub>OL</sub> | 2.0 | 6.6 | 18 | Ω | | Gate Drive Rise Time from 1.5 V to 13.5 V (Drv = 2.2 nF to Gnd) | 7 | t <sub>r</sub> | - | 88 | - | ns | | Gate Drive Fall Time from 13.5 V to 1.5 V (Drv = 2.2 nF to Gnd) | 7 | t <sub>f</sub> | - | 61.5 | - | ns | | FEEDBACK / OVERVOLTAGE PROTECTION / UNDERVOLTAGE PROTE | CTION | | | | | | | Reference Current (V <sub>M</sub> = 3 V) | 1 | I <sub>ref</sub> | 192 | 204 | 208 | μΑ | | Regulation Block Ratio | 1 | $I_{\text{regL}}/I_{\text{ref}}$ | 95 | 96 C | 98 | % | | Vcontrol Pin Internal Resistor | 2 | R <sub>control</sub> | _ | 300 | - | kΩ | | Maximum Control Voltage (I <sub>FB</sub> = 100 μA) | 2 | V <sub>control(max)</sub> | 1 | 2.4 | - | V | | Maximum Control Current (I <sub>control(max)</sub> = I <sub>ref</sub> / 2) | 2 | I <sub>control(max)</sub> | NE | 100 | - | μΑ | | Feedback Pin Voltage (I <sub>FB</sub> = 100 μA) | 1 | V <sub>FB1</sub> | 1.0 | 1.5 | 1.9 | V | | Feedback Pin Voltage (I <sub>FB</sub> = 200 μA) | | | 1.3 | 1.8 | 2.2 | V | | Overvoltage Protection | 1 | EL OU | 2 1 | | | | | OVP Ratio | NV | l <sub>OVP</sub> /I <sub>ref</sub> | 104 | 107 | - | % | | Current Threshold Propagation Delay | 1,0 | 1 <sub>OVP</sub> | _ | 214<br>500 | 230 | μA<br>ns | | | . 1 | JUV | | | | 110 | | Undervoltage Protection (V <sub>M</sub> = 3 V) UVP Activate Threshold Ratio | | I <sub>UVP(on)</sub> /I <sub>ref</sub> | 4.0 | 8.0 | 15 | % | | UVP Deactivate Threshold Ratio | ÇO' | I <sub>UVP(off)</sub> /I <sub>ref</sub> | 7.0 | 12 | 20 | % | | Undervoltage Protection (V <sub>M</sub> = 3 V) UVP Activate Threshold Ratio UVP Deactivate Threshold Ratio UVP Lockout Hysteresis Propagation Delay | | I <sub>UVP(H)</sub> | 4.0 | 8.0 | - | μΑ | | Propagation Delay | | t <sub>UVP</sub> | - | 500 | - | ns | | CURRENT SENSE | 1 | | | | I | 1 | | Current Sense Pin Offset Voltage (I <sub>S</sub> = 100 μA) | 4 | V <sub>S</sub> | 0 | 10 | 30 | mV | | Overcurrent Protection Threshold (V <sub>M</sub> = 1 V) | 4 | I <sub>S(OCP)</sub> | 185 | 200 | 215 | μΑ | | OVERPOWER LIMITATION | | | | | | | | Input Voltage Sense Pin Internal Resistor | 4 | R <sub>vac(int)</sub> | ı | 12 | - | kΩ | | Over Power Limitation Threshold | 3-4 | $I_S \times I_{vac}$ | - | 3.0 | - | nA <sup>2</sup> | | Sense Current Threshold (I <sub>vac</sub> = 30 μA, V <sub>M</sub> = 3 V) | 4 | I <sub>S(OPL1)</sub> | 80 | 100 | 140 | μΑ | | Sense Current Threshold ( $I_{vac} = 100 \mu A, V_M = 3 V$ ) | | I <sub>S(OPL2)</sub> | 24 | 32 | 48 | μΑ | | CURRENT MODULATION | | | | | | | | PWM Comparator Reference Voltage | 5 | $V_{ref}$ | 2.25 | 2.62 | 2.75 | V | | Multiplier Current ( $V_{control} = V_{control(max)}$ , $I_{vac} = 30 \mu A$ , $I_{S} = 25 \mu A$ ) | 5 | I <sub>M1</sub> | 1.0 | 2.85 | 5.8 | μΑ | | Multiplier Current (V <sub>control</sub> = V <sub>control</sub> (max), I <sub>vac</sub> = 30 μA, I <sub>S</sub> = 75 μA) | | I <sub>M2</sub> | 3.2 | 9.5 | 18 | μΑ | | Multiplier Current ( $V_{control} = V_{control(max)} / 10$ , $I_{vac} = 30 \mu A$ , $I_{S} = 25 \mu A$ ) | | I <sub>M3</sub> | 10 | 35 | 58 | μΑ | | Multiplier Current ( $V_{control} = V_{control(max)} / 10$ , $I_{vac} = 30 \mu A$ , $I_{S} = 75 \mu A$ ) | | I <sub>M4</sub> | 30 | 103.5 | 180 | μΑ | | THERMAL SHUTDOWN Thermal Shutdown Threshold (Note 4) | 1 | т. | 150 | | | 00 | | Thermal Shutdown Threshold (Note 4) | _ | T <sub>SD</sub> | 150 | - | - | °C | | Thermal Shutdown Hysteresis | _ | - | - | 30 | - | °C | 4. Guaranteed by design. **ELECTRICAL CHARACTERISTICS** (For typical values $T_J = 25^{\circ}$ C. For min/max values, $T_J = -40^{\circ}$ C to +125°C, $V_{CC} = 15$ V, $I_{FB} = 100 \mu A$ , $I_{Vac} = 30 \mu A$ , $I_S = 0 \mu A$ , unless otherwise specified) | Characteristics | Pin | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------|-----|----------------------|-------|-------|------|------| | SUPPLY SECTION | | | | | | | | Supply Voltage | 8 | | | | | | | UVLO Startup Threshold | | $V_{CC(on)}$ | 12.25 | 13.25 | 14.5 | V | | Minimum Operating Voltage after Startup | | V <sub>CC(off)</sub> | 8.0 | 8.7 | 9.5 | V | | UVLO Hysteresis | | V <sub>CC(H)</sub> | 4.0 | 4.55 | _ | V | | Supply Current: | 8 | | | | | | | Startup ( $V_{CC} = V_{CC(on)} - 0.2 \text{ V}$ ) | | I <sub>stup</sub> | - | 18 | 50 | μΑ | | Startup ( $V_{CC}$ < 8.0 V, $I_{FB}$ = 200 $\mu$ A) | | I <sub>stup1</sub> | - | 0.95 | 1.5 | mA | | Startup (8.0 V < $V_{CC}$ < $V_{CC(on)}$ - 0.2 V, $I_{FB}$ = 200 $\mu$ A) | | I <sub>stup2</sub> | - | 21 | 50 | μΑ | | Startup ( $V_{CC} < V_{CC(on)} - 0.2 \text{ V}, I_{FB} = 0 \mu A$ ) (Note 5) | | I <sub>stup3</sub> | - | 21 | 50 | μΑ | | Operating ( $V_{CC} = 15 \text{ V}$ , $Drv = open$ , $V_{M} = 3 \text{ V}$ ) | | I <sub>CC1</sub> | - | 3.7 | 5.0 | mA | | Operating ( $V_{CC} = 15 \text{ V}$ , $Drv = 1 \text{ nF to Gnd}$ , $V_{M} = 1 \text{ V}$ ) | | I <sub>CC2</sub> | - | 4.7 | 6.0 | mA | | Shutdown ( $V_{CC} = 15 \text{ V} \text{ and } I_{FB} = 0 \text{ A}$ ) | | I <sub>stdn</sub> | - | 33 | 50 | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 5. Please refer to the "Biasing the Controller" Section in the Functional Description. #### **TYPICAL CHARACTERISTICS** 205 100 99 D<sub>max</sub>, MAXIMUM DUTY CYCLE (%) 98 97 96 95 94 93 $V_{M} = 0 V$ 92 91 90 -50 -25 125 T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 3. Switching Frequency vs. Temperature Figure 4. Maximum Duty Cycle vs. Temperature Figure 5. Gate Drive Resistance vs. Temperature Figure 6. Reference Current vs. Temperature #### TYPICAL CHARACTERISTICS Figure 7. Regulation Block Figure 8. Regulation Block Ratio vs. Temperature Figure 9. Maximum Control Voltage vs. Temperature Figure 10. Feedback Pin Voltage vs. **Temperature** Figure 11. Feedback Pin Voltage vs. Feedback Current Figure 12. Overvoltage Protection Ratio vs. Temperature #### TYPICAL CHARACTERISTICS Input-Voltage Current vs. Temperature #### TYPICAL CHARACTERISTICS SUPPLY VOLTAGE UNDERVOLTAGE Figure 19. PWM Comparator Reference Voltage vs. Temperature Figure 20. Maximum Control Current vs. Temperature Figure 21. 10% of Maximum Control Current vs. Temperature Figure 22. Supply Voltage Undervoltage Lockout Thresholds vs. Temperature Figure 23. Supply Current in Startup and Shutdown Mode vs. Temperature Figure 24. Operating Supply Current vs. Temperature #### **FUNCTIONAL DESCRIPTION** #### Introduction The NCP1653 is a Power Factor Correction (PFC) boost controller designed to operate in fixed-frequency Continuous Conduction Mode (CCM). It can operate in either peak current-mode or average current-mode. Fixed-frequency operation eases the compliance with EMI standards and the limitation of the possible radiated noise that may pollute surrounding systems. The CCM operation reduces the application di/dt and the resulting interference. The NCP1653 is designed in a compact 8-pin package which offers the minimum number of external components. It simplifies the design and reduces the cost. The output stage of the NCP1653 incorporates ±1.5 A current capability for direct driving of the MOSFET in high-power applications. The NCP1653 is implemented in constant output voltage or follower boost modes. The follower boost mode permits one to significantly reduce the size of the PFC circuit inductor and power MOSFET. With this technique, the output voltage is not set at a constant level but depends on the RMS input voltage or load demand. It allows lower output voltage and hence the inductor and power MOSFET size or cost are reduced. Hence, NCP1653 is an ideal candidate in high-power applications where cost-effectiveness, reliability and high power factor are the key parameters. The NCP1653 incorporates all the necessary features to build a compact and rugged PFC stage. The NCP1653 provides the following protection features: - 1. Overvoltage Protection (OVP) is activated and the Drive Output (Pin 7) goes low when the output voltage exceeds 107% of the nominal regulation level which is a user-defined value. The circuit automatically resumes operation when the output voltage becomes lower than the 107%. - 2. Undervoltage Protection (UVP) is activated and the device is shut down when the output voltage goes below 8% of the nominal regulation level. The circuit automatically starts operation when the output voltage goes above 12% of the nominal regulation level. This feature also provides output open-loop protection, and an external shutdown feature. - 3. **Overpower Limitation (OPL)** is activated and the Drive Output (Pin 7) duty ratio is reduced by pulling down an internal signal when a computed input power exceeds a permissible level. OPL is automatically deactivated when this computed input power becomes lower than the permissible level. - 4. **Overcurrent Protection (OCP)** is activated and the Drive Output (Pin 7) goes low when the inductor current exceeds a user-defined value. The operation resumes when the inductor current becomes lower than this value. 5. **Thermal Shutdown (TSD)** is activated and the Drive Output (Pin 7) is disabled when the junction temperature exceeds 150°C. The operation resumes when the junction temperature falls down by typical 30°C. #### **CCM PFC Boost** A CCM PFC boost converter is shown in Figure 25. The input voltage is a rectified 50 or 60 Hz sinusoidal signal. The MOSFET is switching at a high frequency (typically 102 kHz in the NCP1653) so that the inductor current $I_L$ basically consists of high and low–frequency components. Filter capacitor $C_{\rm filter}$ is an essential and very small value capacitor in order to eliminate the high-frequency component of the inductor current $I_L$ . This filter capacitor cannot be too bulky because it can pollute the power factor by distorting the rectified sinusoidal input voltage. Figure 25. CCM PFC Boost Converter # PFC Methodology The NCP1653 uses a proprietary PFC methodology particularly designed for CCM operation. The PFC methodology is described in this section. Figure 26. Inductor Current in CCM As shown in Figure 26, the inductor current $I_L$ in a switching period T includes a charging phase for duration $t_1$ and a discharging phase for duration $t_2$ . The voltage conversion ratio is obtained in (eq.1). $$\begin{aligned} &\frac{V_{out}}{V_{in}} = \frac{t_1 + t_2}{t_2} = \frac{T}{T - t_1} \\ &V_{in} = \frac{T - t_1}{T} V_{out} \end{aligned} \tag{eq.1}$$ The input filter capacitor $C_{\rm filter}$ and the front-ended EMI filter absorbs the high-frequency component of inductor current $I_L$ . It makes the input current $I_{\rm in}$ a low-frequency signal only of the inductor current. $$I_{\text{in}} = I_{\text{L-50}} \tag{eq.2}$$ The suffix 50 means it is with a 50 or 60 Hz bandwidth of the original $I_{\rm I}$ . From (eq.1) and (eq.2), the input impedance $Z_{in}$ is formulated. $$Z_{in} = \frac{V_{in}}{I_{in}} = \frac{T - t_1}{T} \frac{V_{out}}{I_{L-50}}$$ (eq.3) Power factor is corrected when the input impedance $Z_{in}$ in (eq.3) is constant or slowly varying in the 50 or 60 Hz bandwidth. Figure 27. PFC Duty Modulation and Timing Diagram The PFC duty modulation and timing diagram is shown in Figure 27. The MOSFET on time $t_1$ is generated by the intersection of reference voltage $V_{\text{ref}}$ and ramp voltage $V_{\text{ramp}}$ . A relationship in (eq.4) is obtained. $$V_{ramp} = V_{M} + \frac{I_{cht_1}}{C_{ramp}} = V_{ref}$$ (eq.4) The charging current $I_{ch}$ is specially designed as in (eq.5). The multiplier voltage $V_M$ is therefore expressed in terms of $t_1$ in (eq.6). $$I_{ch} = \frac{C_{ramp} V_{ref}}{T}$$ (eq.5) $$V_{M} = V_{ref} - \frac{t_{1}}{C_{ramp}} \frac{C_{ramp}V_{ref}}{T} = V_{ref} \frac{T - t_{1}}{T}$$ (eq.6) From (eq.3) and (eq.6), the input impedance $Z_{in}$ is re-formulated in (eq.7). $$Z_{\text{in}} = \frac{V_{\text{M}}}{V_{\text{ref}}} \frac{V_{\text{out}}}{I_{\text{L}-50}}$$ (eq.7) Because $V_{ref}$ and $V_{out}$ are roughly constant versus time, the multiplier voltage $V_M$ is designed to be proportional to the $I_{L-50}$ in order to have a constant $Z_{in}$ for PFC purpose. It is illustrated in Figure 28. Figure 28. Multiplier Voltage Timing Diagram It can be seen in the timing diagram in Figure 27 that $V_M$ originally consists of a switching frequency ripple coming from the inductor current $I_L$ . The duty ratio can be inaccurately generated due to this ripple. This modulation is the so-called "peak current-mode". Hence, an external capacitor $C_M$ connected to the multiplier voltage $V_M$ pin (Pin 5) is essential to bypass the high-frequency component of $V_M$ . The modulation becomes the so-called "average current-mode" with a better accuracy for PFC. Figure 29. External Connection on the Multiplier Voltage Pin The multiplier voltage $V_M$ is generated according to (eq.8). $$V_{M} = \frac{R_{M} I_{Vac} I_{S}}{2 I_{control}}$$ (eq.8) Input-voltage current $I_{vac}$ is proportional to the RMS input voltage $V_{ac}$ as described in (eq.9). The suffix ac stands for the RMS. $I_{vac}$ is a constant in the 50 or 60 Hz bandwidth. Multiplier resistor $R_M$ is the external resistor connected to the multiplier voltage $V_M$ pin (Pin 5). It is also constant. $R_M$ directly limits the maximum input power capability and hence its value affects the NCP1653 to operate in either "follower boost mode" or "constant output voltage mode". $$I_{\text{Vac}} = \frac{\sqrt{2} \ V_{\text{ac}} - 4 \ V}{(R_{\text{Vac}} + 12 \ k\Omega)} \approx \frac{V_{\text{ac}}}{R'_{\text{Vac}}} \tag{eq.9}$$ Sense current $I_S$ is proportional to the inductor current $I_L$ as described in (eq.10). $I_L$ consists of the high-frequency component (which depends on di/dt or inductor L) and low-frequency component (which is $I_{L-50}$ ). $$I_{S} = \frac{RCS}{RS} I_{L}$$ (eq.10) Control current $I_{control}$ is a roughly constant current that comes from the PFC output voltage $V_{out}$ that is a slowly varying signal. The bandwidth of $I_{control}$ can be additionally limited by inserting an external capacitor $C_{control}$ to the control voltage $V_{control}$ pin (Pin 2) in Figure 30. It is recommended to limit $f_{control}$ , that is the bandwidth of $V_{control}$ (or $I_{control}$ ), below 20 Hz typically to achieve power factor correction purpose. Typical value of $C_{control}$ is between 0.1 $\mu$ F and 0.33 $\mu$ F. Figure 30. V<sub>control</sub> Low-Pass Filtering $$C_{control} > \frac{1}{2 \pi 300 \text{ k}\Omega \text{ f}_{control}}$$ (eq.11) From (eq.7)-(eq.10), the input impedance $Z_{in}$ is re-formulated in (eq.12). $$Z_{in} = \frac{RM RCS V_{ac} V_{out} I_L}{2 RS R'_{vac} I_{control} V_{ref} I_{L-50}}$$ $$Z_{in} = \frac{RM RCS V_{ac} V_{out}}{2 RS R'_{vac} I_{control} V_{ref}}$$ when $I_L = I_{L-50}$ (eq.12) The multiplier capacitor $C_M$ is the one to filter the high-frequency component of the multiplier voltage $V_M$ . The high-frequency component is basically coming from the inductor current $I_L$ . On the other hand, the filter capacitor $C_{\rm filter}$ similarly removes the high-frequency component of inductor current $I_L$ . If the capacitors $C_M$ and $C_{\rm filter}$ match with each other in terms of filtering capability, $I_L$ becomes $I_{L-50}$ . Input impedance $Z_{\rm in}$ is roughly constant over the bandwidth of 50 or 60 Hz and power factor is corrected. Practically, the differential-mode inductance in the front-ended EMI filter improves the filtering performance of capacitor $C_{\rm filter}$ . Therefore, the multiplier capacitor $C_{\rm M}$ is generally with a larger value comparing to the filter capacitor $C_{\rm filter}$ . Input and output power ( $P_{in}$ and $P_{out}$ ) are derived in (eq.13) when the circuit efficiency $\eta$ is obtained or assumed. The variable $V_{ac}$ stands for the RMS input voltage. $$P_{in} = \frac{V_{ac}^2}{Z_{in}} = \frac{2 R_S R'_{vac} I_{control} V_{ref} V_{ac}}{R_M R_{CS} V_{out}}$$ $$\propto \frac{I_{control} V_{ac}}{V_{out}}$$ (eq.13a) $$P_{out} = \eta P_{in} = \eta \frac{2 RS R' vac I_{control} V_{ref} V_{ac}}{RM RCS V_{out}}$$ $$\propto \frac{I_{control} V_{ac}}{V_{out}}$$ (eq.13b) # Follower Boost The NCP1653 operates in follower boost mode when $I_{control}$ is constant. If $I_{control}$ is constant based on (eq.13), for a constant load or power demand the output voltage $V_{out}$ of the converter is proportional to the RMS input voltage $V_{ac}$ . It means the output voltage $V_{out}$ becomes lower when the RMS input voltage $V_{ac}$ becomes lower. On the other hand, the output voltage $V_{out}$ becomes lower when the load or power demand becomes higher. It is illustrated in Figure 31. Figure 31. Follower Boost Characteristics #### **Follower Boost Benefits** The follower boost circuit offers an opportunity to reduce the output voltage $V_{out}$ whenever the RMS input voltage $V_{ac}$ is lower or the power demand $P_{out}$ is higher. Because of the step-up characteristics of boost converter, the output voltage $V_{out}$ will always be higher than the input voltage $V_{in}$ even though $V_{out}$ is reduced in follower boost operation. As a result, the on time $t_1$ is reduced. Reduction of on time makes the loss of the inductor and power MOSFET smaller. Hence, it allows cheaper cost in the inductor and power MOSFET or allows the circuit components to operate at a lower stress condition in most of the time. #### **Output Feedback** The output voltage $V_{out}$ of the PFC circuit is sensed as a feedback current $I_{FB}$ flowing into the FB pin (Pin 1) of the device. Since the FB pin voltage $V_{FB1}$ is much smaller than $V_{out}$ , it is usually neglected. $$I_{FB} = \frac{V_{out} - V_{FB1}}{R_{FB}} \approx \frac{V_{out}}{R_{FB}}$$ (eq.14) where $R_{FB}$ is the feedback resistor across the FB pin (Pin 1) and the output voltage referring to Figure 2. Then, the feedback current $I_{FB}$ represents the output voltage $V_{out}$ and will be used in the output voltage regulation, undervoltage protection (UVP), and overvoltage protection (OVP). #### **Output Voltage Regulation** Feedback current $I_{FB}$ which represents the output voltage $V_{out}$ is processed in a function with a reference current ( $I_{ref}=200~\mu A$ typical) as shown in regulation block function in Figure 32. The output of the voltage regulation block, low-pass filter on $V_{control}$ pin and the $I_{control}=V_{control}/R_1$ block is in Figure 30 is control current $I_{control}$ . And the input is feedback current $I_{FB}$ . It means that $I_{control}$ is the output of $I_{FB}$ and it can be described as in Figure 32. There are three linear regions including: (1) $I_{FB} < 96\% \times I_{ref}$ , (2) $96\% \times I_{ref} < I_{FB} < I_{ref}$ , and (3) $I_{FB} > I_{ref}$ . They are discussed separately as follows: Figure 32. Regulation Block # Region (1): $I_{FB} < 96\% \times I_{ref}$ When $I_{FB}$ is less than 96% of $I_{ref}$ (i.e., $V_{out} < 96\%$ $R_{FB} \times I_{ref}$ ), the NCP1653 operates in follower boost mode. The regulation block output $V_{reg}$ is at its maximum value. $I_{control}$ becomes its maximum value (i.e., $I_{control} = I_{control(max)} = I_{ref}/2 = 100 \ \mu A$ ) which is a constant. (eq.13) becomes (eq.15). $$V_{out} = \eta \frac{2 \text{ RS R'}_{vac} \text{ }^{l}_{control(max)} \text{ }^{l}_{vac}}{\text{RM RCS Pout}}$$ $$\propto \frac{V_{ac}}{P_{out}}$$ (eq.15) The output voltage $V_{out}$ is regulated at a particular level with a particular value of RMS input voltage $V_{ac}$ and output power $P_{out}$ . However, this output level is not constant and depending on different values of $V_{ac}$ and $P_{out}$ . The follower boost operating area is illustrated in Figure 33. Figure 33. Follower Boost Region # Region (2): $96\% \times I_{ref} < I_{FB} < I_{ref}$ When $I_{FB}$ is between 96% and 100% of $I_{ref}$ (i.e., 96% $R_{FB} \times I_{ref} < V_{out} < R_{FB} \times I_{ref}$ ), the NCP1653 operates in constant output voltage mode which is similar to the follower boost mode characteristic but with narrow output voltage range. The regulation block output $V_{reg}$ decreases linearly with $I_{FB}$ in the range from 96% of $I_{ref}$ to $I_{ref}$ . It gives a linear function of $I_{control}$ in (eq.16). $$I_{control} = \frac{I_{control(max)}}{0.04} \left(1 - \frac{V_{out}}{R_{FB} I_{ref}}\right)$$ (eq.16) Resolving (eq.16) and (eq.13) $$V_{\text{out}} = \frac{V_{\text{ac}}}{\left(\frac{R_{\text{M}}R_{\text{CS}}}{2 R_{\text{S}}R'_{\text{vac}}V_{\text{ref}}} \frac{0.04}{\text{Control(max)}} \frac{P_{\text{out}}}{\eta} + \frac{V_{\text{ac}}}{R_{\text{FB}}I_{\text{ref}}}\right)}$$ (eq.17) According to (eq.17), output voltage $V_{out}$ becomes $R_{FB} \times I_{ref}$ when power is low ( $P_{out} \approx 0$ ). It is the maximum value of $V_{out}$ in this operating region. Hence, it can be concluded that output voltage increases when power decreases. It is similar to the follower boost characteristic in (eq.15). On the other hand in (eq.17), output voltage $V_{out}$ becomes $R_{FB} \times I_{ref}$ when RMS input voltage $V_{ac}$ is very high. It is the maximum value of $V_{out}$ in this operating region. Hence, it can also be concluded that output voltage increases when RMS input voltage increases. It is similar to another follower boost characteristic in (eq.15). This characteristic is illustrated in Figure 34. Figure 34. Constant Output Voltage Region ### Region (3): $I_{FB} > I_{ref}$ When $I_{FB}$ is greater than $I_{ref}$ (i.e., $V_{out} > R_{FB} \times I_{ref}$ ), the NCP1653 provides no output or zero duty ratio. The regulation block output $V_{reg}$ becomes 0 V. $I_{control}$ also becomes zero. The multiplier voltage $V_M$ in (eq.8) becomes its maximum value and generates zero on time $t_1$ . Then, $V_{out}$ decreases and the minimum can be $V_{out} = V_{in}$ in a boost converter. Going down to $V_{in}$ , $V_{out}$ automatically enters the previous two regions (i.e., follower boost region or constant output voltage region) and hence output voltage $V_{out}$ cannot reach input voltage $V_{in}$ as long as the NCP1653 provides a duty ratio for the operation of the boost converter. In conclusion, the NCP1653 circuit operates in one of the following conditions: Constant output voltage mode: The output voltage is regulated around the range between 96% and 100% of $R_{FB} \times I_{ref}$ . The output voltage is described in (eq.16). Its behavior is similar to a follower boost. **Follower boost mode:** The output voltage is regulated under 96% of $R_{FB} \times I_{ref}$ and $I_{control} = I_{control(max)} = I_{ref}/2 = 100 \ \mu A$ . The output voltage is described in (eq.15). #### **Overvoltage Protection (OVP)** When the feedback current $I_{FB}$ is higher than 107% of the reference current $I_{ref}$ (i.e., $V_{out} > 107\%~R_{FB} \times I_{ref}$ ), the Drive Output (Pin 7) of the device goes low for protection. The circuit automatically resumes operation when the feedback current becomes lower than 107% of the reference current $I_{ref}$ . The maximum OVP threshold is limited to 230 $\mu A$ which corresponds to 230 $\mu A \times 1.92~M\Omega + 2.5~V = 444.1~V$ when $R_{FB} = 1.92~M\Omega$ (680 $k\Omega$ + 680 $k\Omega$ + 560 $k\Omega$ ) and $V_{FB1} = 2.5~V$ (for the worst case referring to Figure 11). Hence, it is generally recommended to use 450 V rating output capacitor to allow some design margin. #### Undervoltage Protection (UVP) Figure 35. Undervoltage Protection When the feedback current $I_{FB}$ is less than 8% of the reference current $I_{ref}$ (i.e., the output voltage $V_{out}$ is less than 8% of its nominal value), the device is shut down and consumes less than 50 $\mu$ A. The device automatically starts operation when the output voltage goes above 12% of the nominal regulation level. In normal situation of boost converter configuration, the output voltage $V_{out}$ is always greater than the input voltage $V_{in}$ and the feedback current $I_{FB}$ is always greater than 8% and 12% of the nominal level to enable the NCP1653 to operate. Hence, UVP happens when the output voltage is abnormally undervoltage, the FB pin (Pin 1) is opened, or the FB pin (Pin 1) is manually pulled low. #### Soft-Start The device provides no output (or no duty ratio) when the $V_{control}$ (Pin 2) voltage is zero (i.e., $V_{control} = 0$ V). An external capacitor $C_{control}$ connected to the $V_{control}$ pin provides a gradually increment of the $V_{control}$ voltage (or the duty ratio) in the startup and hence provides a soft-start feature. #### **Current Sense** The device senses the inductor current $I_L$ by the current sense scheme in Figure 36. The device maintains the voltage at the CS pin (Pin 4) to be zero voltage (i.e., $V_S \approx 0$ V) so that (eq.10) can be formulated. Figure 36. Current Sensing This scheme has the advantage of the minimum number of components for current sensing and the inrush current limitation by the resistor $R_{CS}$ . Hence, the sense current $I_S$ represents the inductor current $I_L$ and will be used in the PFC duty modulation to generate the multiplier voltage $V_M$ , Overpower Limitation (OPL), and overcurrent protection. #### **Overcurrent Protection (OCP)** Overcurrent protection is reached when $I_S$ is larger than $I_{S(OCP)}$ (200 $\mu A$ typical). The offset voltage of the CS pin is typical 10 mV and it is neglected in the calculation. Hence, the maximum OCP inductor current threshold $I_{L(OCP)}$ is obtained in (eq.15). $$I_{L(OCP)} = \frac{RSIS(OCP)}{RCS} = \frac{RS}{RCS} \times 200 \ \mu A \qquad \text{(eq.18)}$$ When overcurrent protection threshold is reached, the Drive Output (Pin 7) of the device goes low. The device automatically resumes operation when the inductor current goes below the threshold. #### Input Voltage Sense The device senses the RMS input voltage $V_{ac}$ by the sensing scheme in Figure 37. The internal current mirror is with a typical 4 V offset voltage at its input so that the current $I_{vac}$ can be derived in (eq.9). An external capacitor $C_{vac}$ is to maintain the In pin (Pin 3) voltage in the calculation to always be the peak of the sinusoidal voltage due to very little current consumption (i.e., $V_{in} = \sqrt{2} \ V_{ac}$ and $I_{vac} \approx 0$ ). This $I_{vac}$ current represents the RMS input voltage $V_{ac}$ and will be used in overpower limitation (OPL) and the PFC duty modulation. Figure 37. Input Voltage Sensing There is an internal 9 V ESD Zener Diode on the pin. Hence, the value of $R_{vac}$ is recommended to be at least 938 k $\Omega$ for possibly up to 400 V instantaneous input voltage. $$\frac{R_{Vac}}{400~V-9~V}>\frac{12~k\Omega}{9~V-4~V}$$ $$R_{Vac}>~938~k\Omega~~(eq.19)$$ #### **Overpower Limitation (OPL)** Sense current $I_S$ represents the inductor current $I_L$ and hence represents the input current approximately. Input-voltage current $I_{vac}$ represents the RMS input voltage $V_{ac}$ and hence represents the input voltage. Their product $(I_S \times I_{vac})$ represents an approximated input power $(I_L \times V_{ac})$ . Figure 38. Overpower Limitation Reduces V<sub>control</sub> When the product ( $I_S \times I_{vac}$ ) is greater than a permissible level 3 nA<sup>2</sup>, the output $V_{reg}$ of the regulation block is pulled to 0 V. It makes $V_{control}$ to be 0 V indirectly and $V_M$ is pulled to be its maximum. It generates the minimum duty ratio or no duty ratio eventually so that the input power is limited. The OPL is automatically deactivated when the product ( $I_S \times I_{vac}$ ) becomes lower than the 3 nA<sup>2</sup> level. This 3 nA<sup>2</sup> level corresponds to the approximated input power ( $I_L \times V_{ac}$ ) to be smaller than the particular expression in (eq.20). $$\begin{split} & \text{IS I}_{\text{Vac}} < 3 \text{ nA}^2 \\ & \left( \text{I}_{\text{L}} \cdot \frac{\text{RCS}}{\text{Rs}} \right) \times \left( \text{V}_{\text{ac}} \cdot \frac{\sqrt{2}}{\text{R}_{\text{vac}} + 12 \text{ k}\Omega} \right) < 3 \text{ nA}^2 \\ & \text{I}_{\text{L}} \cdot \text{V}_{\text{ac}} < \frac{\text{RS}}{\text{RCS}} \frac{\text{R}_{\text{vac}} + 12 \text{ k}\Omega}{\sqrt{2}} 3 \text{ nA}^2 \end{split} \quad \text{(eq.20)}$$ #### **Biasing the Controller** It is recommended to add a typical 1 nF to 100 nF decoupling capacitor next to the $V_{\rm CC}$ pin for proper operation. When the NCP1653 operates in follower boost mode, the PFC output voltage is not always regulated at a particular level under all application range of input voltage and load power. It is not recommended to make a low-voltage bias supply voltage by adding an auxiliary winding on the PFC boost inductor. Alternatively, it is recommended to get the $V_{\rm CC}$ biasing supply from the second-stage power conversion stage as shown in Figure 39. Figure 39. Recommended Biasing Scheme in Follower Boost Mode When the NCP1653 operates in constant output voltage mode, it is possible to make a low-voltage bias supply by adding an auxiliary winding on the PFC boost inductor in Figure 40. In PFC boost circuit, the input is the rectified AC voltage and it is non-constant versus time that makes the auxiliary winding voltage also non-constant. Hence, the configuration in Figure 40 charges the voltages in capacitors C1 and C2 to $n\times(V_{out}-V_{in})$ and $n\times V_{in}$ and n is the turn ratio. As a result, the stack of the voltages is $n\times V_{out}$ that is constant and can be used as a biasing voltage. Figure 40. Self-biasing Scheme in Constant Output Voltage Mode When the NCP1653 circuit is required to be startup independently from the second-stage converter, it is recommended to use a circuit in Figure 41. When there is no feedback current (I $_{FB}=0~\mu A$ ) applied to FB pin (Pin 1), the NCP1653 $V_{CC}$ startup current is as low (50 $\mu A$ maximum). It is good for saving the current to charge the $V_{CC}$ capacitor. However, when there is some feedback current the startup current rises to as high as 1.5 mA in the $V_{CC}<4~V$ region. That is why the circuit of Figure 41 can be implemented: a PNP bipolar transistor derives the feedback current to ground at low $V_{CC}$ levels ( $V_{CC}<4~V$ ) so that the startup current keeps low and an initial voltage can be quickly built up in the $V_{CC}$ capacitor. The values in Figure 41 are just for reference. Figure 41. Recommended Startup Biasing Scheme #### V<sub>CC</sub> Undervoltage Lockout (UVLO) The device typically starts to operate when the supply voltage $V_{CC}$ exceeds 13.25 V. It turns off when the supply voltage $V_{CC}$ goes below 8.7 V. An 18 V internal ESD Zener Diode is connected to the $V_{CC}$ pin (Pin 8) to prevent excessive supply voltage. After startup, the operating range is between 8.7 V and 18 V. #### **Thermal Shutdown** An internal thermal circuitry disables the circuit gate drive and then keeps the power switch off when the junction temperature exceeds 150°C. The output stage is then enabled once the temperature drops below typically 120°C (i.e., 30°C hysteresis). The thermal shutdown is provided to prevent possible device failures that could result from an accidental overheating. #### **Output Drive** The output stage of the device is designed for direct drive of power MOSFET. It is capable of up to $\pm 1.5$ A peak drive current and has a typical rise and fall time of 88 and 61.5 ns with a 2.2 nF load. # **Application Schematic** Table 1. Total Harmonic Distortion and Efficiency | Input Voltage<br>(V) | Input Power<br>(W) | Output Voltage<br>(V) | Output Current<br>(A) | Power Factor | Total Harmonic<br>Distortion (%) | Efficiency<br>(%) | |----------------------|--------------------|-----------------------|-----------------------|--------------|----------------------------------|-------------------| | 110 | 331.3 | 370.0 | 0.83 | 0.998 | 4 | 93 | | 110 | 296.7 | 373.4 | 0.74 | 0.998 | 4 | 93 | | 110 | 157.3 | 381.8 | 0.38 | 0.995 | 7 | 92 | | 110 | 109.8 | 383.5 | 0.26 | 0.993 | 9 | 91 | | 110 5 | 80.7 | 384.4 | 0.19 | 0.990 | 10 | 91 | | 110 | 67.4 | 385.0 | 0.16 | 0.988 | 10 | 91 | | 220 | 311.4 | 385.4 | 0.77 | 0.989 | 9 | 95 | | 220 | 215.7 | 386.2 | 0.53 | 0.985 | 8 | 95 | | 220 | 157.3 | 386.4 | 0.38 | 0.978 | 9 | 93 | | 220 | 110.0 | 386.7 | 0.27 | 0.960 | 11 | 95 | | 220 | 80.2 | 386.5 | 0.19 | 0.933 | 14 | 92 | | 220 | 66.9 | 386.6 | 0.16 | 0.920 | 15 | 92 | # APPENDIX I - SUMMARY OF EQUATIONS IN NCP1653 BOOST PFC | Description | Follower Boost Mode | Constant Output Voltage Mode | |------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | Boost Converter | $\frac{V_{out}}{V_{in}} = \frac{t_1 + t_2}{t_2} = \frac{T}{T - t_1}$ | Same as Follower Boost Mode | | | $\longrightarrow \frac{V_{out} - V_{in}}{V_{out}} = \frac{t_1}{t_1 + t_2} = \frac{t_1}{T}$ | | | Input Current Averaged by Filter Capacitor | $l_{in} = l_{L} - 50$ | Same as Follower Boost Mode | | Nominal Output Voltage (I <sub>FB</sub> = 200 μA) | $V_{out(nom)} = I_{FBRFB} + V_{FB1}$<br>$\approx I_{FBRFB} = 200 \mu A \cdot R_{FB}$ | Same as Follower Boost Mode | | Feedback Pin Voltage V <sub>FB1</sub> | Please refer to Figure 11. | Same as Follower Boost Mode | | Output Voltage | $V_{in} < V_{out} < 192 \mu A \cdot R_{FB}$ | 192 μA · R <sub>FB</sub> < V <sub>out</sub> < 200 μA · R <sub>FB</sub> | | Inductor Current<br>Peak-Peak Ripple | $\Delta$ IL(pk - pk) < 2 · IL - 50 | Same as Follower Boost Mode | | Control Current | $I_{control} = I_{control(max)} = \frac{I_{ref}}{2} = 100 \mu A$ | $I_{control} = \frac{I_{control(max)}}{0.04} \left(1 - \frac{V_{out}}{R_{FBIref}}\right)$ | | | | and Icontrol < Icontrol(max) = 100 μA | | Switching Frequency | f = 67 or 100 kHz | Same as Follower Boost Mode | | Minimum Inductor for CCM | $L > L_{(CRM)} = \frac{V_{out} - V_{in}}{V_{out}} \frac{V_{in}}{\Delta I_{L(pk - pk)}} \frac{1}{f}$ | Same as Follower Boost Mode | | Input Impedance | $Z_{in} = \frac{R_M R_{CS} V_{ac} V_{out}}{R_S R'_{vac} I_{ref} V_{ref}}$ | Zin = RM RCS Vac Vout<br>2RS R vac I <sub>control</sub> V <sub>ref</sub> | | Input Power | $P_{in} = \frac{R_S R'_{vac} I_{ref} V_{ref}}{R_M R_{CS}} \frac{V_{ac}}{V_{out}}$ | $P_{in} = \frac{2RSR'vacVref}{RMRCS} \frac{I_{control}Vac}{V_{out}}$ | | Output Power | $P_{out} = \eta P_{in} = \frac{\eta R_S R'_{vac} I_{ref} V_{ref}}{R_M R_{CS}} V_{out}$ | $P_{out} = \frac{\eta 2 RS R' vac V_{ref}}{R_{M} RCS} \frac{I_{control} V_{ac}}{V_{out}}$ | | Maximum Input Power when $I_{control} = 100 \ \mu A$ | $P_{in(max)} = P_{in} = \frac{RSR'_{vac} I_{ref} V_{ref}}{RMRCS} \frac{V_{ac}}{V_{out}}$ | Circuit will enter follower boost region when maximum power is reached. | | Current Limit | $I_{L(OCP)} = \frac{R_S}{R_{CS}} \cdot 200 \mu\text{A}$ | Same as Follower Boost Mode | | Power Limit | $I_L \cdot V_{AC} < \frac{R_S}{R_{CS}} \frac{R_{vac} + 12 \text{ k}\Omega}{\sqrt{2}} \cdot 3 \text{ nA}2$ | Same as Follower Boost Mode | | Output Overvoltage | $V_{out(OVP)} = 107\% \cdot V_{out(nom)}$<br>$\approx 214 \mu A \cdot R_{FB}$ | Same as Follower Boost Mode | | Output Undervoltage | $V_{\text{out}}(\text{UVP} - \text{on}) = 8\% \cdot V_{\text{out}}(\text{nom})$<br>$\approx 16 \mu\text{A} \cdot \text{RFB}$ | Same as Follower Boost Mode | | | $V_{out}(UVP - off) = 12\% \cdot V_{out}(nom)$<br>$\approx 24 \mu A \cdot R_{FB}$ | | | Input Voltage Sense Pin<br>Resistor R <sub>vac</sub> | $R_{Vac} > 938 \text{ k}\Omega \text{ and } R'_{Vac} = \frac{R_{Vac} + 12 \text{ k}\Omega}{\sqrt{2}}$ | Same as Follower Boost Mode | | PWM Comparator<br>Reference Voltage | V <sub>ref</sub> = 2.62 V | Same as Follower Boost Mode | #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | Switching Frequency | |--------------|---------------------|--------------------------|---------------------| | NCP1653PG | PDIP-8<br>(Pb-Free) | 50 Units / Rail | 100 kHz | | NCP1653DR2G | SO-8<br>(Pb-Free) | 2500 Units / Tape & Reel | | | NCP1653APG | PDIP-8<br>(Pb-Free) | 50 Units / Rail | 67 kHz | | NCP1653ADR2G | SO-8<br>(Pb-Free) | 2500 Units / Tape & Reel | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. PDIP-8 CASE 626-05 **ISSUE P** **DATE 22 APR 2015** NOTE 5 STYLE 1: PIN 1. AC IN 2. DC + IN 3. DC - IN 4. AC IN 5. GROUND 6. OUTPUT 7. AUXILIARY 8. V<sub>CC</sub> #### NOTES - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION: INCHES. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK- - AGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH. - DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C. - 6. DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE - DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY. - 8. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE CORNERS). | | INC | HES | MILLIM | ETERS | |-----|-----------|-------|--------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 0.210 | | 5.33 | | A1 | 0.015 | | 0.38 | | | A2 | 0.115 | 0.195 | 2.92 | 4.95 | | b | 0.014 | 0.022 | 0.35 | 0.56 | | b2 | 0.060 | TYP | 1.52 | TYP | | С | 0.008 | 0.014 | 0.20 | 0.36 | | D | 0.355 | 0.400 | 9.02 | 10.16 | | D1 | 0.005 | | 0.13 | | | Е | 0.300 | 0.325 | 7.62 | 8.26 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | | е | 0.100 BSC | | 2.54 | BSC | | eВ | | 0.430 | | 10.92 | | L | 0.115 | 0.150 | 2.92 | 3.81 | | M | | 10° | | 10° | ## **GENERIC MARKING DIAGRAM\*** XXXX = Specific Device Code = Assembly Location WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42420B | Electronic versions are uncontrolled except when accessed directly from the Document Report Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | PDIP-8 | | PAGE 1 OF 1 | | | onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. #### SOIC-8 NB CASE 751-07 **ISSUE AK** **DATE 16 FEB 2011** XS - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 | 7 BSC | 0.050 BSC | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | J | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | M | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | # **SOLDERING FOOTPRINT\*** 0.25 (0.010) M Z Y S <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week W = Pb-Free Package XXXXXX XXXXXX AYWW AYWW H $\mathbb{H}$ Discrete **Discrete** (Pb-Free) XXXXXX = Specific Device Code = Assembly Location Α ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 1 OF 2 | | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. ### SOIC-8 NB CASE 751-07 ISSUE AK ### **DATE 16 FEB 2011** | STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE | 7. BASE, #1 8. EMITTER, #1 STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd | STYLE 8:<br>PIN 1. COLLECTOR, DIE #1<br>2. BASE, #1<br>3. BASE, #2 | | STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1 | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 | | STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | 5. RXE 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6 | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE | | STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V MON 6. VBULK 7. VBULK 8. VIN | | STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1 | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1 | | | | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Hepository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 2 OF 2 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales