# **MOSFET** – Power, Single, **N-Channel, DPAK** 40 V, 101 A

#### **Features**

- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Capacitance to Minimize Driver Losses
- Optimized Gate Charge to Minimize Switching Losses
- MSL 1/260°C
- 100% Avalanche Tested
- NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

## **Applications**

- CPU Power Delivery
- DC-DC Converters
- Motor Driver

## MAXIMUM RATINGS (T, I = 25°C unless otherwise noted)

| Param                                                                                                                                   | Parameter            |                                             |                                   | Value         | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------|-----------------------------------|---------------|------|
| Drain-to-Source Voltage                                                                                                                 | •                    |                                             | $V_{DSS}$                         | 40            | V    |
| Gate-to-Source Voltage                                                                                                                  |                      |                                             | $V_{GS}$                          | ±20           | 3    |
| Continuous Drain Current ( $R_{\theta JC}$ ) (Note 1)                                                                                   |                      | $T_{C} = 25^{\circ}C$ $T_{C} = 85^{\circ}C$ |                                   | 101<br>78     | A    |
| Power Dissipation (R <sub>θ</sub> JC) (Note 1)                                                                                          | Steady               | T <sub>C</sub> = 25°C                       | SPA                               | 93.75         | W    |
| Continuous Drain Cur-                                                                                                                   | State                | T <sub>A</sub> = 25°C                       | _[D                               | 16.4          | Α    |
| rent (R <sub>θJA</sub> ) (Note 1)                                                                                                       | 1,                   | T <sub>A</sub> = 85°C                       |                                   | 12.7          |      |
| Power Dissipation $(R_{\theta JA})$ (Note 1)                                                                                            |                      | T <sub>A</sub> = 25°C                       | P <sub>D</sub>                    | 2.5           | 8    |
| Pulsed Drain Current                                                                                                                    | t <sub>p</sub> =10μs | T <sub>A</sub> = 25°C                       | I <sub>DM</sub>                   | 300           | Α    |
| Current Limited by Packa                                                                                                                | age                  | T <sub>A</sub> = 25°C                       | I <sub>DmaxPkg</sub>              | 45            | Α    |
| Operating Junction and S                                                                                                                | Storage Te           | mperature                                   | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>175 | °C   |
| Source Current (Body Diode)                                                                                                             |                      |                                             | I <sub>S</sub>                    | 50            | Α    |
| Drain to Source dV/dt                                                                                                                   |                      |                                             | dV/dt                             | 6.0           | V/ns |
| Single Pulse Drain-to-Source Avalanche Energy ( $V_{DD}$ = 32 V, $V_{GS}$ = 10 V, L = 0.3 mH, $I_{L(pk)}$ = 40 A, $R_G$ = 25 $\Omega$ ) |                      |                                             | E <sub>AS</sub>                   | 240           | mJ   |
| Lead Temperature for So (1/8" from case for 10 s)                                                                                       | oldering Pu          | irposes                                     | $T_L$                             | 260           | ô    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



## ON Semiconductor®

## http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub>    | I <sub>D</sub> |
|----------------------|------------------------|----------------|
| 40 V                 | 4.4 mΩ @ 10 V          | 101 A          |
|                      | 7.8 m $\Omega$ @ 5.0 V | 50 A           |





## **MARKING DIAGRAMS & PIN ASSIGNMENT**



= Assembly Location\*

= Year = Work Week ww 5802N = Device Code = Pb-Free Package

\* The Assembly Location code (A) is front side optional. In cases where the Assembly Location is stamped in the package, the front side assembly code may be blank.

## ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

## THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol         | Value | Unit |
|---------------------------------------------|----------------|-------|------|
| Junction-to-Case (Drain)                    | $R_{	heta JC}$ | 1.6   | °C/W |
| Junction-to-Ambient - Steady State (Note 1) | $R_{	heta JA}$ | 60    |      |
| Junction-to-Ambient - Steady State (Note 2) | $R_{	heta JA}$ | 105   |      |

<sup>1.</sup> Surface-mounted on FR4 board using 1 in sq pad size, 1 oz Cu.

## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Parameter                                                    | Symbol                               | Test Cond                                             | ition                                       | Min  | Тур  | Max       | Unit  |
|--------------------------------------------------------------|--------------------------------------|-------------------------------------------------------|---------------------------------------------|------|------|-----------|-------|
| OFF CHARACTERISTICS                                          |                                      |                                                       |                                             |      |      |           |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                 | V <sub>GS</sub> = 0 V, I <sub>D</sub>                 | = 10 μΑ                                     | 40   |      |           | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> |                                                       |                                             |      | 40   |           | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                     | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 40 V      | $T_J = 25^{\circ}C$<br>$T_J = 150^{\circ}C$ |      |      | 1.0<br>50 | μΑ    |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                     | V <sub>DS</sub> = 0 V, V <sub>GS</sub>                | = ±20 V                                     |      |      | ±100      | nA    |
| ON CHARACTERISTICS (Note 3)                                  | •                                    |                                                       |                                             |      | NO   |           |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                  | $V_{GS} = V_{DS}, I_D =$                              | = 250 μΑ                                    | 1.5  | 11/1 | 3.5       | V     |
| Negative Threshold Temperature Co-<br>efficient              | V <sub>GS(TH)</sub> /T <sub>J</sub>  |                                                       |                                             | ORK  | -7.4 |           | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                  | $V_{GS} = 10 \text{ V, I}_{D}$                        | = 50 A                                      | Sell | 3.6  | 4.4       | mΩ    |
|                                                              |                                      | V <sub>GS</sub> = 5.0 V, I <sub>E</sub>               | <sub>0</sub> = 50 A                         | 2/12 | 6.5  | 7.8       |       |
| Forward Transconductance                                     | gFS                                  | $V_{DS} = 15 V, I_{D}$                                | = 15 A                                      | SIM  | 16.8 |           | S     |
| CHARGES AND CAPACITANCES                                     |                                      | Whi                                                   | 10,16                                       | 0,   |      |           |       |
| Input Capacitance                                            | C <sub>iss</sub>                     | CO CT                                                 | 0 11/4.                                     |      | 5300 |           | pF    |
| Output Capacitance                                           | C <sub>oss</sub>                     | $V_{GS} = 0 \text{ V, } f = 1 \text{ V}_{DS} = 12 $   | I.O MHz,                                    |      | 850  |           |       |
| Reverse Transfer Capacitance                                 | C <sub>rss</sub>                     | -0M156                                                |                                             |      | 550  |           |       |
| Input Capacitance                                            | C <sub>iss</sub>                     | $V_{GS} = 0 \text{ V, f} = 1$                         | 1.0 MHz,                                    |      | 5025 |           | pF    |
| Output Capacitance                                           | Coss                                 | V <sub>DS</sub> = 25                                  | V                                           |      | 580  |           |       |
| Reverse Transfer Capacitance                                 | C <sub>rss</sub>                     |                                                       |                                             |      | 400  |           |       |
| Total Gate Charge                                            | $Q_{G(TOT)}$                         |                                                       |                                             |      | 75   | 100       | nC    |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                   | $V_{GS} = 10 \text{ V}, V_{D}$ $I_{D} = 50 \text{ A}$ | <sub>S</sub> = 15 V,                        |      | 6.0  |           |       |
| Gate-to-Source Charge                                        | $Q_{GS}$                             | $I_D = 50$                                            | Ā                                           |      | 18   |           |       |
| Gate-to-Drain Charge                                         | $Q_{GD}$                             |                                                       |                                             |      | 15   |           |       |
| WITCHING CHARACTERISTICS (Note                               | e 4)                                 |                                                       |                                             |      |      |           |       |
| Turn-On Delay Time                                           | t <sub>d(on)</sub>                   |                                                       |                                             |      | 14   |           | ns    |
| Rise Time                                                    | t <sub>r</sub>                       | V <sub>GS</sub> = 10 V, V <sub>D</sub>                | s = 20 V.                                   |      | 52   |           | 1     |
| Turn-Off Delay Time                                          | t <sub>d(off)</sub>                  | $V_{GS}$ = 10 V, $V_{D}$<br>$I_{D}$ = 50 A, $R_{G}$   | = 2.0 Ω                                     |      | 39   |           | 1     |
| Fall Time                                                    | t <sub>f</sub>                       |                                                       |                                             |      | 8.5  |           | 1     |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>2.</sup> Surface-mounted on FR4 board using the minimum recommended pad size.

Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%.
 Switching characteristics are independent of operating junction temperatures.

## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) (continued)

| Parameter                    | Symbol          | Test Cond                                             | ition                 | Min | Тур | Max | Unit |
|------------------------------|-----------------|-------------------------------------------------------|-----------------------|-----|-----|-----|------|
| DRAIN-SOURCE DIODE CHARACTER | ISTICS          |                                                       |                       |     |     |     |      |
| Forward Diode Voltage        | V <sub>SD</sub> | V <sub>GS</sub> = 0 V,<br>I <sub>S</sub> = 50 A       | T <sub>J</sub> = 25°C |     | 0.9 | 1.2 | V    |
|                              |                 | V <sub>GS</sub> = 0 V,<br>I <sub>S</sub> = 20 A       | T <sub>J</sub> = 25°C |     | 0.8 | 1.0 |      |
| Reverse Recovery Time        | t <sub>RR</sub> |                                                       |                       |     | 25  |     | ns   |
| Charge Time                  | ta              | $V_{GS}$ = 0 V, dls/dt = 100 A/ $\mu$ s, $I_S$ = 50 A |                       |     | 15  |     | 1    |
| Discharge Time               | tb              |                                                       |                       |     | 10  |     | 1    |
| Reverse Recovery Charge      | $Q_{RR}$        |                                                       |                       |     | 15  |     | nC   |

CONNENDED FOR WEW DESIGN

OR COMMENDED FOR INFORMATION

OR CONTACTOR INFORMATION

REPRESENTATIVE FOR INFORMATION

REPRESENTATIVE FOR INFORMATION

REPRESENTATIVE FOR INFORMATION

REPRESENTATIVE FOR INFORMATION

OR CONTACTOR INFORMATION

THIS DEVICE PLEASE SENTATIVE FOR INFORMATION

OR CONTACTOR INFORMATION

OR CONTACTOR INFORMATION

THIS DEVICE PLEASE SENTATIVE FOR INFORMATION

OR CONTACTOR INFORMATION

OR CONTACTOR INFORMATION

THIS DEVICE PLEASE SENTATIVE FOR INFORMATION

OR CONTACTOR INFORMATION

OR CONTA Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%.

4. Switching characteristics are independent of operating junction temperatures.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. On-Resistance Variation with **Temperature** 

TJ, JUNCTION TEMPERATURE (°C)

75

100

125

150

50

25

-50

-25

V<sub>DS</sub>, DRAIN-TO-SOURCE VOLTAGE (V) Figure 6. Drain-to-Source Leakage Current vs. Voltage

22

18

100

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. Capacitance Variation

Drain-to-Source Voltage vs. Total Charge



Figure 9. Resistive Switching Time Variation vs. Gate Resistance

Figure 10. Diode Forward Voltage vs. Current



Figure 11. Maximum Rated Forward Biased Safe Operating Area

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 12. Thermal Response

## **ORDERING INFORMATION**

| Order Number | Package           | Shipping <sup>†</sup> |
|--------------|-------------------|-----------------------|
| NTD5802NT4G  | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |
| NVD5802NT4G* | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging

Specifications Brochure, BRD8011/D.
\*NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP THIS DEVICE PLEASENTA Capable.



## DPAK3 6.10x6.54x2.28, 2.29P CASE 369C **ISSUE J**

**DATE 12 AUG 2025** 





| MILLIMETERS |          |          |       |  |  |  |
|-------------|----------|----------|-------|--|--|--|
| DIM         | MIN      | NOM      | MAX   |  |  |  |
| А           | 2.18     | 2.28     | 2.38  |  |  |  |
| A1          | 0.00     |          | 0.13  |  |  |  |
| b           | 0.63     | 0.76     | 0.89  |  |  |  |
| b2          | 0.72     | 0.93     | 1.14  |  |  |  |
| b3          | 4.57     | 5.02     | 5.46  |  |  |  |
| С           | 0.46     | 0.54     | 0.61  |  |  |  |
| c2          | 0.46     | 0.54     | 0.61  |  |  |  |
| D           | 5.97     | 6.10     | 6.22  |  |  |  |
| E           | 6.35     | 6.54     | 6.73  |  |  |  |
| е           |          | 2.29 BSC |       |  |  |  |
| Н           | 9.40     | 9.91     | 10.41 |  |  |  |
| L           | 1.40     | 1.59     | 1.78  |  |  |  |
| L1          | 2.90 REF |          |       |  |  |  |
| L2          | 0.51 BSC |          |       |  |  |  |
| L3          | 0.89     |          | 1.27  |  |  |  |
| L4          |          |          | 1.01  |  |  |  |
| Z           | 3.93     |          |       |  |  |  |











BOTTOM VIEW

ALTERNATE CONSTRUCTIONS

#### NOTES:

- DIMENSIONING AND TOLERANCING ASME Y14.5M, 2018.

- CONTROLLING DIMENSION: MILLIMETERS.
  THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS b3, L3, AND Z.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR
  BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15mm PER SIDE.
- DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.
- DATUMS A AND B ARE DETERMINED AT DATUM PLANE H. OPTIONAL MOLD FEATURE.





-5.80

RECOMMENDED MOUNTING FOOTPRINT\*

\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ONSEMI SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON10527D               | Electronic versions are uncontrolled except when accessed directly from the Document Re<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | DPAK3 6.10x6.54x2.28, 2.2 | 9P                                                                                                                                                                         | PAGE 1 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

## DPAK3 6.10x6.54x2.28, 2.29P

CASE 369C ISSUE J

**DATE 12 AUG 2025** 

# GENERIC MARKING DIAGRAM\*



XXXXXX = Device Code
A = Assembly Location
L = Wafer Lot
Y = Year
WW = Work Week
G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR | STYLE 2:    | STYLE 3:     | STYLE 4:       | STYLE 5:    |
|-----------------------------------------------------------|-------------|--------------|----------------|-------------|
|                                                           | PIN 1. GATE | PIN 1. ANODE | PIN 1. CATHODE | PIN 1. GATE |
|                                                           | 2. DRAIN    | 2. CATHODE   | 2. ANODE       | 2. ANODE    |
|                                                           | 3. SOURCE   | 3. ANODE     | 3. GATE        | 3. CATHODE  |
|                                                           | 4. DRAIN    | 4. CATHODE   | 4. ANODE       | 4. ANODE    |

| STYLE 6:               | STYLE 7:                    | STYLE 8:                  | STYLE 9:                          | STYLE 10:                 |
|------------------------|-----------------------------|---------------------------|-----------------------------------|---------------------------|
| PIN 1. MT1             | PIN 1. GATE                 | PIN 1. N/C                | PIN 1. ANODE                      | PIN 1. CATHODE            |
| 2. MT2                 | <ol><li>COLLECTOR</li></ol> | <ol><li>CATHODE</li></ol> | 2. CATHODE                        | 2. ANODE                  |
| <ol><li>GATE</li></ol> | <ol><li>EMITTER</li></ol>   | <ol><li>ANODE</li></ol>   | <ol><li>RESISTOR ADJUST</li></ol> | <ol><li>CATHODE</li></ol> |
| 4. MT2                 | <ol><li>COLLECTOR</li></ol> | <ol><li>CATHODE</li></ol> | 4. CATHODE                        | <ol><li>ANODE</li></ol>   |
|                        |                             |                           |                                   |                           |

| DOCUMENT NUMBER: | 98AON10527D               | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED" |             |  |
|------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | DPAK3 6.10x6.54x2.28, 2.2 | 9P                                                                                                                                            | PAGE 2 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales