

# **ESD Protection Diode**

# Micro-Packaged Diodes for ESD Protection **ESD7421**, **SZESD7421**

The ESD7421 is designed to protect voltage sensitive components from ESD. Excellent clamping capability, low leakage, and fast response time provide best in class protection on designs that are exposed to ESD. Because of its small size, it is suited for use in cellular phones, automotive sensors, infotainment, MP3 players, digital cameras and many other applications where board space comes at a premium.

# **Specification Features**

- Low Capacitance 0.3 pF
- Low Clamping Voltage
- Low Leakage 100 nA
- Response Time is < 1 ns
- IEC61000-4-2 Level 4 ESD Protection
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

# **MAXIMUM RATINGS**

| Rating                                                                                                         | Symbol                            | Value       | Unit       |
|----------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------|------------|
| IEC 61000-4-2 (ESD) Contact<br>Air                                                                             |                                   | ±12<br>±15  | kV         |
| Total Power Dissipation on FR-5 Board (Note 1) @ T <sub>A</sub> = 25°C Thermal Resistance, Junction-to-Ambient | $P_{D}$ $R_{	hetaJA}$             | 300<br>400  | mW<br>°C/W |
| Junction and Storage Temperature Range                                                                         | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150 | °C         |
| Lead Solder Temperature – Maximum (10 Second Duration)                                                         | TL                                | 260         | °C         |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1.  $FR-5 = 1.0 \times 0.75 \times 0.62$  in.

See Application Note AND8308/D for further description of survivability specs.





# MARKING DIAGRAM

XDFN2 (SOD-882) CASE 711AM



5 = Specific Device Code

M = Date Code

= Pb-Free Package

#### **ORDERING INFORMATION**

| Device         | Package            | Shipping <sup>†</sup> |
|----------------|--------------------|-----------------------|
| ESD7421N2T5G   | XDFN2<br>(Pb-Free) | 8000 /<br>Tape & Reel |
| SZESD7421N2T5G | XDFN2<br>(Pb-Free) | 8000 /<br>Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol           | Parameter                                          |
|------------------|----------------------------------------------------|
| Ipp              | Maximum Reverse Peak Pulse Current                 |
| V <sub>C</sub>   | Clamping Voltage @ I <sub>PP</sub>                 |
| V <sub>RWM</sub> | Working Peak Reverse Voltage                       |
| I <sub>R</sub>   | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |
| V <sub>BR1</sub> | Breakdown Voltage @ I <sub>T</sub>                 |
| V <sub>BR2</sub> | Breakdown Voltage @ I <sub>T</sub>                 |
| I <sub>T</sub>   | Test Current                                       |



# **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise specified)

| Parameter                                    | Symbol           | Conditions                                                                      | Min                 | Тур                        | Max        | Unit     |
|----------------------------------------------|------------------|---------------------------------------------------------------------------------|---------------------|----------------------------|------------|----------|
| Reverse Working Voltage                      | $V_{RWM}$        | Pin 1 to GND<br>Pin 2 to GND                                                    |                     | 5<br>5                     | 16<br>10   | V        |
| Breakdown Voltage                            | V <sub>BR1</sub> | I <sub>T</sub> = 1 mA, Pin 1 to GND                                             | 16.5                |                            |            | V        |
| Breakdown Voltage                            | $V_{BR2}$        | I <sub>T</sub> = 1 mA, Pin 2 to GND                                             | 10.5                |                            | 14         | V        |
| Reverse Leakage Current                      | I <sub>R</sub>   | V <sub>RWM</sub> = 5 V, I/O Pin to GND<br>V <sub>RWM</sub> = 16 V, Pin 1 to GND |                     | 100                        | 500<br>1.0 | nA<br>μA |
| Clamping Voltage (Note 2)                    | V <sub>C</sub>   | IEC61000-4-2, ±8 kV Contact                                                     | See Figures 2 and 3 |                            |            |          |
| Clamping Voltage TLP V <sub>C</sub> (Note 3) |                  | Ipp = 8 A<br>Ipp = 16 A<br>Ipp = -8 A<br>Ipp = -16 A                            |                     | 35<br>38.1<br>–21<br>–29.5 |            | V        |
| Junction Capacitance                         | CJ               | VR = 0 V, f = 1 MHz between I/O Pins and GND                                    |                     | 0.3                        | 0.6        | pF       |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>\*</sup>See Application Note AND8308/D for detailed explanations of datasheet parameters.

For test procedure see Figure 5 and application note AND8307/D.
 ANSI/ESD STM5.5.1 – Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions: Z<sub>0</sub> = 50 Ω, t<sub>p</sub> = 100 ns, t<sub>r</sub> = 4 ns, averaging window; t<sub>1</sub> = 30 ns to t<sub>2</sub> = 60 ns.



Figure 1. Typical CV Characteristic Curve Pin1 to GND (GND connected to Pin2)



Figure 2. IEC61000-4-2 +8 kV Contact ESD Clamping Voltage Pin1 to GND (GND connected to Pin2)

Figure 3. IEC61000-4-2 -8 kV Contact ESD Clamping Voltage Pin1 to GND (GND connected to Pin2)

#### IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |



Figure 4. IEC61000-4-2 Spec



Figure 5. Diagram of ESD Clamping Voltage Test Setup

The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

# **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000-4-2 waveform. Since the IEC61000-4-2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. **onsemi** has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how **onsemi** creates these screenshots and how to interpret them please refer to AND8307/D.



NOTE: TLP parameter:  $Z_0 = 50 \Omega$ ,  $t_p = 100 \text{ ns}$ ,  $t_r = 300 \text{ ps}$ , averaging window:  $t_1 = 30 \text{ ns}$  to  $t_2 = 60 \text{ ns}$ .

# Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 8. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 9 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels.



Figure 8. Simplified Schematic of a Typical TLP System



Figure 9. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms



# XDFN2 1.0x0.6, 0.65P (SOD-882) CASE 711AM **ISSUE O**

**DATE 29 AUG 2012** 







**BOTTOM VIEW** 

# **RECOMMENDED SOLDER FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

**DIMENSIONS: MILLIMETERS** 

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. EXPOSED COPPER ALLOWED AS SHOWN.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 0.34 0.44   |      |  |
| A1  | -           | 0.05 |  |
| b   | 0.43        | 0.53 |  |
| D   | 1.00 BSC    |      |  |
| E   | 0.60 BSC    |      |  |
| е   | 0.65 BSC    |      |  |
| L   | 0.20 0.30   |      |  |

# **GENERIC MARKING DIAGRAM\***



XX = Specific Device Code

= Date Code

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present.

| DOCUMENT NUMBER: | 98AON82886E                    | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | XDFN2 1.0X0.6, 0.65P (SOD-882) |                                                                                                                                                                                     | PAGE 1 OF 1 |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales