# **Low Voltage Octal Latch with 3-STATE Outputs** # 74LVX573 ## **General Description** The LVX573 is a high-speed octal latch with buffered common Latch Enable (LE) and buffered common Output Enable ( $\overline{OE}$ ) inputs. The LVX573 is functionally identical to the LVX373 but with inputs and outputs on opposite sides of the package. The inputs tolerate up to 5.5 V allowing interface of 5 V systems to 3 V systems. ## **Features** - Input Voltage Translation from 5 V to 3 V - Ideal for Low Power / Low Noise 3.3 V Applications - Guaranteed Simultaneous Switching Noise Level and Dynamic Threshold Performance - This is a Pb-Free Device # **Logic Symbol** Figure 1. Logic Symbol TSSOP20, 4.4x6.5 CASE 948AQ ## MARKING DIAGRAM XXXXXX = Specific Device Code A = Assembly Location L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package (Note: Microdot may be in either location) #### **CONNECTION DIAGRAM** ## **PIN DESCRIPTION** | | Pin Names | Description | |---|---------------------------------|---------------------| | | $D_0 - D_7$ | Data Inputs | | Ī | LE | Latch Enable Input | | | ŌĒ | Output Enable Input | | | O <sub>0</sub> – O <sub>7</sub> | 3-STATE Outputs | ## **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. ## **Functional Description** The LVX573 contains eight D-type latches. When the enable (LE) input is HIGH, data on the Dn inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW the latches store the informa-tion that was present on the D inputs a setup time preced-ing the HIGH-to-LOW transition of LE. The 3-STATE buffers are controlled by the Output Enable ( $\overline{\text{OE}}$ ) input. When $\overline{\text{OE}}$ is LOW, the buffers are enabled. When $\overline{\text{OE}}$ is HIGH the buffers are in the high impedance mode but this does not interfere with entering new data into the latches. ## **TRUTH TABLE** | | Outputs | | | |----|---------|---|----------------| | ŌĒ | LE | D | O <sub>n</sub> | | L | Н | Н | Н | | L | Н | L | L | | L | L | Х | O <sub>0</sub> | | Н | Х | Х | Z | H = HIGH Voltage L = LOW Voltage Z = High Impedance X = Immaterial O<sub>0</sub> = Previous O<sub>0</sub> before HIGH-to-LOW transition of Latch Enable ## **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. Figure 2. Logic Diagram #### **MAXIMUM RATINGS** | Symbol | Pa | Value | Unit | | | | | |-------------------|-------------------------------------------------|----------------------|----------------------|------|--|--|--| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to +6.5 | V | | | | | | V <sub>IN</sub> | DC Input Voltage | -0.5 to +6.5 | V | | | | | | V <sub>OUT</sub> | DC Output Voltage | DC Output Voltage | | | | | | | I <sub>IN</sub> | DC Input Current, per Pin | | ±20 | mA | | | | | I <sub>OUT</sub> | DC Output Current, per Pin | | ±25 | mA | | | | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | | ±75 | mA | | | | | I <sub>IK</sub> | Input Clamp Current | -20 | mA | | | | | | lok | Output Clamp Current | ±20 | mA | | | | | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | | | | | TL | Lead Temperature, 1 mm from Case for | 260 | °C | | | | | | TJ | Junction Temperature Under Bias | | +150 | °C | | | | | $\theta_{\sf JA}$ | Thermal Resistance (Note 2) | SOIC-20W | 96 | °C/W | | | | | | | TSSOP-20 | 150 | 1 | | | | | $P_{D}$ | Power Dissipation in Still Air at 25 °C | SOIC-20W | 1302 | mW | | | | | | | TSSOP-20 | 833 | 1 | | | | | MSL | Moisture Sensitivity | SOIC-20W | Level 3 | _ | | | | | | | All Other Packages | Level 1 | | | | | | F <sub>R</sub> | Flammability Rating Oxygen Index: 28 to 34 | | UL 94 V-0 @ 0.573 in | - | | | | | V <sub>ESD</sub> | ESD Withstand Voltage (Note 3) | Human Body Model | 2000 | V | | | | | | | Charged Device Model | N/A | | | | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Applicable to devices with outputs that may be tri-stated. - 2. Measured with minimum pad spacing on an FR4 board, using 76 mm-by-114 mm, 2-ounce copper trace no air flow per JESD51-7. - 3. HBM tested to EIA / JESD22-A114-A. CDM tested to JESD22-C101-A. JEDEC recommends that ESD qualification to EIA/JESD22-A115A (Machine Model) be discontinued. ## RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | |---------------------------------|----------------------------|-----|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage | 2.0 | 3.6 | V | | V <sub>IN</sub> | DC Input Voltage (Note 4) | 0 | 5.5 | V | | V <sub>OUT</sub> | DC Output Voltage (Note 4) | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature | -40 | +85 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Rate | 0 | 100 | ns/V | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 4. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open. # DC ELECTRICAL CHARACTERISTICS | | | | | | | T <sub>A</sub> = 25 °C | | T <sub>A</sub> = -40 °C | C to +85 °C | | | |-----------------|-------------------------------------|------------------------------------------|------------------------------------------------------|----------------------|------|------------------------|-------|-------------------------|-------------|------|---| | Symbol | Parameter | Con | ditions | V <sub>CC</sub> | Min | Тур | Max | Min | Max | Unit | | | V <sub>IH</sub> | HIGH Level | | | 2.0 | 1.5 | - | - | 1.5 | - | V | | | | Input Voltage | | | 3.0 | 2.0 | _ | - | 2.0 | - | | | | | | | | 3.6 | 2.4 | - | - | 2.4 | - | | | | V <sub>IL</sub> | LOW Level | | | 2.0 | - | - | 0.5 | - | 0.5 | V | | | | input voitage | nput Voltage | | 3.0 | - | - | 0.8 | - | 0.8 | | | | | | | | 3.6 | ı | - | 0.8 | - | 0.8 | | | | V <sub>OH</sub> | HIGH Level Output<br>Voltage | | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>II</sub> | $I_{OH} = -50 \mu A$ | 2.0 | 1.9 | 2.0 | - | 1.9 | - | V | | | | O VIL | $I_{OH} = -50 \mu A$ | 3.0 | 2.9 | 3.0 | - | 2.9 | _ | | | | | | | $I_{OH} = -4 \text{ mA}$ | 3.0 | 2.58 | - | - | 2.48 | - | | | | V <sub>OL</sub> | LOW Level | $V_{IN} = V_{IH}$ | I <sub>OL</sub> = 50 μA | 2.0 | ı | 0.0 | 0.1 | - | 0.1 | V | | | | Output Voltage | or V <sub>IL</sub> | I <sub>OL</sub> = 50 μA | 3.0 | ı | 0.0 | 0.1 | - | 0.1 | | | | | | | I <sub>OL</sub> = 4 mA | 3.0 | ı | - | 0.36 | - | 0.44 | | | | l <sub>OZ</sub> | 3-STATE Output<br>Off-State Current | $V_{IN} = V_{IH} C$<br>$V_{OUT} = V_{C}$ | | 3.6 | - | - | ±0.25 | - | ±2.5 | μΑ | | | I <sub>IN</sub> | Input Leakage<br>Current | V <sub>IN</sub> = 5.5 V or GND | | 3.6 | - | - | ±0.1 | _ | ±1.0 | μΑ | | | I <sub>CC</sub> | Quiescent<br>Supply Current | $V_{IN} = V_{CC}$ | or GND | 3.6 | - | - | 4.0 | _ | 40.0 | μΑ | | # NOISE CHARACTERISTICS (Note 5) | | | | | T <sub>A</sub> = 25 °C | | | |------------------|----------------------------------------------|---------------------|---------------------|------------------------|--------|------| | Symbol | Parameter | C <sub>L</sub> (pF) | V <sub>CC</sub> (V) | Тур | Limits | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 50 | 3.3 | 0.5 | 0.8 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | 50 | 3.3 | -0.5 | -0.8 | ٧ | | V <sub>IHD</sub> | Minimum HIGH Level Dynamic Input Voltage | 50 | 3.3 | - | 2.0 | ٧ | | $V_{ILD}$ | Maximum LOW Level Dynamic Input Voltage | 50 | 3.3 | - | 0.8 | V | <sup>5. (</sup>Input $t_r = t_f = 3 \text{ ns}$ ) ## **AC ELECTRICAL CHARACTERISTICS** | | | | | | T <sub>A</sub> = 25 °C | | T <sub>A</sub> = -40 °C | C to +85 °C | | |----------------------------------------|-----------------------------------|----------------------------------------------------|---------------------|-----|------------------------|------|-------------------------|-------------|------| | Symbol | Parameter | Conditions | V <sub>CC</sub> (V) | Min | Тур | Max | Min | Max | Unit | | t <sub>PLH</sub> , | Propagation Delay Time | C <sub>L</sub> = 15 pF | 2.7 | _ | 7.6 | 14.5 | 1.0 | 17.5 | ns | | t <sub>PHL</sub> | $(D_n \text{ to } O_n)$ | C <sub>L</sub> = 50 pF | ] | - | 10.1 | 18.0 | 1.0 | 21.0 | | | | | C <sub>L</sub> = 15 pF | 3.3 ±0.3 | - | 5.9 | 9.3 | 1.0 | 11.0 | ns | | | | C <sub>L</sub> = 50 pF | ] | - | 8.4 | 12.8 | 1.0 | 14.5 | | | tPLH, | Propagation Delay Time | C <sub>L</sub> = 15 pF | 2.7 | - | 8.2 | 15.6 | 1.0 | 18.5 | ns | | t <sub>PHL</sub> | (LE to O <sub>n</sub> ) | C <sub>L</sub> = 50 pF | ] | - | 10.7 | 19.1 | 1.0 | 22.0 | | | | | C <sub>L</sub> = 15 pF | 3.3 ±0.3 | - | 6.4 | 10.1 | 1.0 | 12.0 | | | | | C <sub>L</sub> = 50 pF | ] | - | 8.9 | 13.6 | 1.0 | 15.5 | | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | 3-STATE<br>Output Enable Time | $C_L$ = 15 pF,<br>$R_L$ = 1 k $\Omega$ | 2.7 | - | 7.8 | 15.0 | 1.0 | 18.5 | ns | | | | $C_L = 50 \text{ pF}$<br>$R_L = 1 \text{ k}\Omega$ | | - | 10.3 | 18.5 | 1.0 | 22.0 | | | | | $C_L$ = 15 pF $R_L$ = 1 k $\Omega$ | 3.3 ±0.3 | - | 6.1 | 9.7 | 1.0 | 12.0 | ns | | | | $C_L = 50 \text{ pF}$<br>$R_L = 1 \text{ k}\Omega$ | | - | 8.6 | 13.2 | 1.0 | 15.5 | | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | 3-STATE<br>Output Disable Time | $C_L$ = 50 pF $R_L$ = 1 k $\Omega$ | 2.7 | - | 12.1 | 19.1 | 1.0 | 22.0 | ns | | | | $C_L = 50 \text{ pF}$<br>$R_L = 1 \text{ k}\Omega$ | 3.3 ±0.3 | - | 10.1 | 13.6 | 1.0 | 15.5 | | | t <sub>W</sub> | LE Pulse Width | | 2.7 | 6.5 | - | - | 7.5 | _ | ns | | | | | 3.3 ±0.3 | 5.0 | - | - | 5.0 | _ | | | t <sub>S</sub> | Setup Time | | 2.7 | 5.0 | - | - | 5.0 | _ | ns | | | (D <sub>n</sub> to LE) | | 3.3 ±0.3 | 3.5 | - | _ | 3.5 | _ | | | t <sub>H</sub> | Hold Time | | 2.7 | 1.5 | - | _ | 1.5 | _ | ns | | | (D <sub>n</sub> to LE) | | 3.3 ±0.3 | 1.5 | - | - | 1.5 | _ | | | tosch, | Output to Output<br>Skew (Note 6) | C <sub>L</sub> = 50 pF | 2.7 | - | _ | 1.5 | - | 1.5 | ns | | toshl | Over (More o) | | 2.3 | - | - | 1.5 | _ | 1.5 | | <sup>6.</sup> Parameter guaranteed by design. $t_{OSLH} = |t_{PLHm} - t_{PLHn}|$ ; $t_{OSHL} = |t_{PHLm} - t_{PHLn}|$ ## **CAPACITANCE** | | | T <sub>A</sub> = 25 °C | | T <sub>A</sub> = -40 °C to +85 °C | | | | |------------------|----------------------------------------|------------------------|-----|-----------------------------------|-----|-----|------| | Symbol | Parameter | Min | Тур | Max | Min | Max | Unit | | C <sub>IN</sub> | Input Capacitance | - | 4 | 10 | _ | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | - | 6 | - | _ | - | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (Note 7) | - | 27 | - | - | _ | pF | <sup>7.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC</sub> (opr.) = C<sub>PD</sub> · V<sub>CC</sub> · f<sub>IN</sub> + I<sub>CC</sub> / 8 (per Latch). # **TEST CIRCUITS** | Test | Switch Position | C <sub>L</sub> | $R_{L}$ | |-------------------------------------|-----------------|-----------------------|---------| | t <sub>PLH</sub> / t <sub>PHL</sub> | Open | See AC | 1 kΩ | | t <sub>PLZ</sub> / t <sub>PZL</sub> | V <sub>CC</sub> | Characteristics Table | | | t <sub>PHZ</sub> / t <sub>PZH</sub> | GND | | | Figure 3. AC Test Circuit # **ORDERING INFORMATION** | Device | Marking | Package | Shipping <sup>†</sup> | |--------------|------------|----------|--------------------------| | 74LVX573MTCX | LVX<br>573 | TSSOP-20 | 2500 Units / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>CL includes probe and jig capacitance Input $t_R = t_F = 3 \text{ ns}$ ## TSSOP20, 4.4x6.5 CASE 948AQ ISSUE A **DATE 19 MAR 2009** | SYMBOL | MIN | NOM | MAX | |--------|------|----------|------| | А | | | 1.20 | | A1 | 0.05 | | 0.15 | | A2 | 0.80 | | 1.05 | | b | 0.19 | | 0.30 | | С | 0.09 | | 0.20 | | D | 6.40 | 6.50 | 6.60 | | Е | 6.30 | 6.40 | 6.50 | | E1 | 4.30 | 4.40 | 4.50 | | е | | 0.65 BSC | | | L | 0.45 | 0.60 | 0.75 | | L1 | | 1.00 REF | | | θ | 0° | | 8° | #### **TOP VIEW** ## Notes: - (1) All dimensions are in millimeters. Angles in degrees. - (2) Complies with JEDEC MO-153. | DOCUMENT NUMBER: | 98AON34453E | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | | |------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--| | DESCRIPTION: | TSSOP20, 4.4X6.5 | | PAGE 1 OF 1 | | | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales