## **Smart Power Stage (SPS) Module** ## **FDMF3037** ### Description The SPS family is onsemi's next-generation, fully optimized, ultra-compact, integrated MOSFET plus driver power stage solution for high-current, high-frequency, synchronous buck, DC-DC applications. The FDMF3037 integrates a driver IC with a bootstrap Schottky diode and two power MOSFETs into a thermally enhanced, ultra-compact 5 mm x 5 mm package. With an integrated approach, the SPS switching power stage is optimized for driver and MOSFET dynamic performance, minimized system inductance, and power MOSFET R<sub>DS(ON)</sub>. The SPS family uses onsemi's high-performance POWERTRENCH® MOSFET technology, which reduces switch ringing, eliminating the need for a snubber circuit in most buck converter applications. A driver IC with reduced dead times and propagation delays further enhances the performance. The FDMF3037 supports diode emulation (using FCCM pin) for improved light-load efficiency. The FDMF3037 also provides a 3-state 5 V PWM input for compatibility with a wide range of PWM controllers. #### **Features** - Supports PS4 Mode for IMVP-8 - Ultra-Compact 5 mm x 5 mm PQFN Copper-Clip Package with Flip ATIVE FO Chip Low-Side MOSFET - High Current Handling: 35 A - 3-State 5 V PWM Input Gate Driver - Low Shutdown Current: I<sub>VCC</sub> < 6 μA - Diode Emulation for Enhanced Light Load Efficiency - onsemi POWERTRENCH MOSFETs for Clean Voltage Waveforms and Reduced Ringing - onsemi SyncFET<sup>™</sup> Technology (Integrated Schottky Diode) in Low-Side MOSFET - Integrated Bootstrap Schottky Diode - Optimized / Extremely Short Dead-Times - Under-Voltage Lockout (UVLO) on VCC - Optimized for Switching Frequencies up to 1.5 MHz - Operating Junction Temperature Range: -40°C to +125°C - This Device is Pb-Free, Halide Free and is RoHS Compliant ### **Applications** - Notebook, Tablet PC and Ultrabook - Servers and Workstations, V-Core and Non-V-Core DC-DC Converters - Desktop and All-in-One Computers, V-Core and Non-V-Core DC-DC Converters 1 - High-Current DC-DC Point-of-Load Converters - Small Form-Factor Voltage Regulator Modules #### **MARKING DIAGRAM** AYWWZZ **FDMF** 3037 WW - Assembly Site - = Year of Production - Work Week Number = Assembly Lot Number - FDMF3037 = Device Code ### ORDERING INFORMATION See detailed ordering and shipping information on page 19 of this data sheet. ### **APPLICATION DIAGRAM** Figure 1. Typical Application Diagram Figure 2. Functional Block Diagram ### **PIN CONFIGURATION** ### **PIN DEFINITIONS** | | | PGND | |-----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | Figure 3. Pin Configuration – Top View | | PIN DEFIN | ITIONS | Figure 3. Pin Configuration – Top View | | Pin# | Name | Description | | 1 | PWM | PWM input to the gate driver IC | | 2 | FCCM | The FCCM pin enables or disables Diode Emulation. When FCCM is LOW, diode emulation is allowed. When FCCM is HIGH, continuous conduction mode is forced. High impedance on the input of FCCM will shut down the driver IC (and module). | | 3 | VCC | Power supply input for all analog control functions; this is the "quiet" V <sub>CC</sub> | | 4, 32 | AGND | Analog ground for analog portions of the IC and for substrate, pin 4 and pin 32 are internally fused (shorted) | | 5 | BOOT | Supply for high–side MOSFET gate driver. A capacitor from BOOT to PHASE supplies the charge to turn on the N–channel high–side MOSFET. During the freewheeling interval (LS MOSFET on), the high side capacitor is recharged by an internal diode connected to PVCC. | | 6, 30, 31 | N/C | No connect | | 7 | PHASE | Return connection for the boot capacitor | | 8~11 | VIN | Power input for the power stage | | 12~15, 28 | PGND | Power return for the power stage | | 16~26 | SW | Switching node junction between high and low side MOSFETs; also the input into both the gate driver SW node comparator and the ZCD comparator | | 27, 33 | GL | Low-side MOSFET gate monitor | | 29 | PVCC | Power supply input for LS (Note 1) gate driver and boot diode | <sup>1.</sup> LS = Low Side. ### **ABSOLUTE MAXIMUM RATINGS** $(T_A = T_J = +25^{\circ}C)$ | Symbol | | Parameter | Min | Max | Unit | | |-------------------------|--------------------------------------|----------------------------------------------------------------------------|-----------|-----------------------|------|--| | V <sub>CC</sub> | Supply Voltage | Referenced to AGND | -0.3 | 7.0 | V | | | PV <sub>CC</sub> | Drive Voltage | Referenced to AGND | -0.3 | 7.0 | V | | | V <sub>PWM</sub> | PWM Signal Input | Referenced to AGND | -0.3 | V <sub>CC</sub> + 0.3 | V | | | V <sub>FCCM</sub> | Skip Mode Input | Referenced to AGND | -0.3 | V <sub>CC</sub> + 0.3 | V | | | V <sub>GL</sub> | Low Gate Manufacturing Test Pin | Referenced to PGND (DC) | GND - 0.3 | V <sub>CC</sub> + 0.3 | V | | | | | Referenced to PGND (AC < 20 ns, 10 μJ) | GND - 0.3 | V <sub>CC</sub> + 0.3 | V | | | V <sub>IN</sub> | Power Input | Referenced to PGND | -0.3 | 30.0 | V | | | V <sub>PHASE</sub> | PHASE and SW | Referenced to PGND (DC) | -0.3 | 30.0 | V | | | $V_{SW}$ | | Referenced to PGND (AC < 20 ns, 10 μJ) | -8.0 | 30.0 | | | | V <sub>BOOT</sub> | Bootstrap Supply | Referenced to AGND (DC) | -0.3 | 33.0 | V | | | V <sub>BOOT-PHASE</sub> | BOOT to PHASE Voltage | DC | -0.3 | 7.0 | V | | | | | AC < 20 ns, 10 μJ | -0.3 | 9:0 | V | | | I <sub>O(AV)</sub> | Output Current | f <sub>SW</sub> = 300 kHz, V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1 V | | 35 | Α | | | (Note 2) | | f <sub>SW</sub> = 1000 kHz, V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1 V | N. | 30 | | | | $\theta_{J-A}$ | Junction-to-Ambient Thermal Res | istance | NE | 12.4 | °C/W | | | θ <sub>J-PCB</sub> | Junction-to-PCB Thermal Resista | nce (under <b>onsemi</b> SPS Thermal Board) | 1 | 1.8 | °C/W | | | T <sub>A</sub> | Ambient Temperature Range +125 | | | | | | | T <sub>J</sub> | Maximum Junction Temperature +150 °C | | | | | | | T <sub>STG</sub> | Storage Temperature Range | <b>-</b> 55 | +150 | °C | | | | ESD | Electrostatic Discharge | Human Body Model, JESD22-A114 | _ | 1.5 | kV | | | | Protection | Charged Device Model, JESD22-C101 | - | 2.5 | | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality ### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-----------------------------------|--------------|------|---------------|------| | V <sub>CC</sub> | Control Circuit Supply Voltage | 4.5 | 5.0 | 5.5 | V | | PV <sub>CC</sub> | Gate Drive Circuit Supply Voltage | 4.5 | 5.0 | 5.5 | V | | V <sub>IN</sub> | Output Stage Supply Voltage | 4.5 (Note 3) | 12.0 | 24.0 (Note 4) | V | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. should not be assumed, damage may occur and reliability may be affected. 2. I<sub>O(AV)</sub> is rated with testing **onsemi**'s SPS evaluation board at T<sub>A</sub> = 25°C with natural convection cooling. This rating is limited by the peak SPS temperature, T<sub>J</sub> = 150°C, and varies depending on operating conditions and PCB layout. This rating may be changed with different application settings. <sup>3.</sup> 3.0 V V<sub>IN</sub> is possible according to the application condition. Operating at high V<sub>IN</sub> can create excessive AC voltage overshoots on the SW-to-GND and BOOT-to-GND nodes during MOSFET switching transient. For reliable SPS operation, SW to GND and BOOT to GND must remain at or below the Absolute Maximum Ratings in the table above. **ELECTRICAL CHARACTERISTICS** (Typical value is under $V_{IN} = 12$ V, $V_{CC} = PV_{CC} = 5$ V and $T_A = T_J = +25^{\circ}C$ unless otherwise noted. Minimum / Maximum values are under $V_{IN} = 12$ V, $V_{CC} = PV_{CC} = 5$ V $\pm 10^{\circ}$ and $T_J = T_A = -40 \sim 125^{\circ}C$ unless otherwise noted.) | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |-------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------|----------------------|-----|------| | BASIC OPERA | ATION | | - | | | | | I <sub>CC_SD</sub> | Quiescent Current with PWM and FCCM Pin Floating (PS4 Mode) | I <sub>CC</sub> = I <sub>VCC</sub> + I <sub>PVCC</sub> , PWM = Floating,<br>FCCM = Floating (Non–Switching) | - | 6 | 11 | μΑ | | I <sub>CC_HIGH</sub> | Quiescent Current with PWM Pin Floating and V <sub>FCCM</sub> = 5V | $I_{CC} = I_{VCC} + I_{PVCC}$ , PWM = Floating,<br>FCCM = 5 V | - | 80 | - | μΑ | | I <sub>CC_LOW</sub> | Quiescent Current with PWM Pin Floating and V <sub>FCCM</sub> = 0V | I <sub>CC</sub> = I <sub>VCC</sub> + I <sub>PVCC</sub> , PWM = Floating,<br>FCCM = 0 V | - | 120 | - | μΑ | | V <sub>UVLO_RISE</sub> | UVLO Rising Threshold | V <sub>CC</sub> Rising | _ | 3.4 | 3.9 | V | | V <sub>UVLO_FALL</sub> | UVLO Falling Threshold | V <sub>CC</sub> Falling | 2.5 | 3.0 | _ | V | | t <sub>D_POR</sub> | POR Delay to Enable IC | V <sub>CC</sub> UVLO Rising to Internal PWM Enable | _ | _ | 15 | μS | | CCM INPUT | | | | | | | | I <sub>FCCM_HIGH</sub> | Pull-Up Current | V <sub>FCCM</sub> = 5 V | | 50 | 157 | μА | | I <sub>FCCM_LOW</sub> | Pull-Down Current | V <sub>FCCM</sub> = 0 V | | -50 | 5)- | μΑ | | V <sub>IH_FCCM</sub> | FCCM High Level Input Voltage | $V_{CC} = PV_{CC} = 5 V$ | 3.8 | 1 Dr | _ | V | | V <sub>TRI_FCCM</sub> | FCCM 3-State Window | $V_{CC} = PV_{CC} = 5 V$ | 2.2 | <i>y</i> - | 2.8 | V | | V <sub>IL_FCCM</sub> | FCCM Low Level Input Voltage | V <sub>CC</sub> = PV <sub>CC</sub> = 5 V | 13, | _ | 1.0 | V | | t <sub>PS_EXIT</sub> | PS4 Exit Latency | $V_{CC} = PV_{CC} = 5 V$ | 105 | Un. | 15 | μS | | WM INPUT | | (0) | 3e" < | 10, | | | | I <sub>PWM_HIGH</sub> | Pull-Up Current | V <sub>FCCM</sub> = 5 V | N/P | 250 | _ | μΑ | | I <sub>PWM_LOW</sub> | Pull-Down Current | V <sub>FCCM</sub> = 0 V | 214 | -250 | _ | μΑ | | V <sub>IH_PWM</sub> | PWM High Level Input Voltage | $V_{CC} = PV_{CC} = 5V$ | 4.1 | _ | _ | V | | V <sub>TRI_PWM</sub> | PWM 3-State Window | V <sub>CC</sub> = PV <sub>CC</sub> = 5 V | 1.6 | _ | 3.4 | V | | $V_{IL\_PWM}$ | PWM Low Level Input Voltage | Vcc = PVcc = 5 V | _ | _ | 0.7 | V | | t <sub>D_HOLD</sub> OFF | 3-State Shut-off Time | $V_{CC} = PV_{CC} = 5 \text{ V}, T_{J} = 25^{\circ}\text{C}$ | 100 | 175 | 250 | ns | | WM PROPAG | GATION DELAYS & DEAD TIMES (V | IN = 12 V, V <sub>CC</sub> = PV <sub>CC</sub> = 5 V, f <sub>SW</sub> = 1 MHz, I <sub>OUT</sub> | = 20 A, T, | <sub>A</sub> = 25°C) | | | | t <sub>PD_PHGLL</sub> | PWM HIGH Propagation Delay | PWM Going HIGH to GL (Note 5) Going LOW, V <sub>IH_PWM</sub> to 90% GL | - | 25 | - | ns | | t <sub>PD_PLGHL</sub> | PWM LOW Propagation Delay | PWM Going LOW to GH (Note 6) Going LOW, V <sub>IL_PWM</sub> to 90% GH | - | 15 | - | ns | | t <sub>PD_PHGHH</sub> | PWM HIGH Propagation Delay<br>(FCCM Held LOW) | PWM Going HIGH to GH Going HIGH, $V_{IH\_PWM}$ to 10% GH (FCCM = LOW, $I_L$ = 0, Assumes DCM) | - | 15 | 1 | ns | | t <sub>PD_TSGHH</sub> | Exiting 3–State Propagation Delay | PWM (from 3–State) Going HIGH to GH<br>Going HIGH, V <sub>IH_PWM</sub> to 10% GH | - | 35 | - | ns | | t <sub>PD_TSGLH</sub> | Exiting 3–State Propagation Delay | PWM (from 3–State) Going LOW to GL<br>Going HIGH, V <sub>IL_PWM</sub> to 10% GL | - | 35 | - | ns | | t <sub>D_DEADON</sub> | LS Off to HS On Adaptive Dead Time | SW $\leq$ -0.2 V with GH $\leq$ 10%, PWM Transition LOW to HIGH | - | 25 | - | ns | | t <sub>D_DEADOFF</sub> | HS Off to LS On Adaptive Dead Time | SW $\leq$ –0.2 V with GL $\leq$ 10%, PWM Transition HIGH to LOW | - | 20 | ı | ns | | IIGH-SIDE DE | RIVER (HDRV, V <sub>CC</sub> = PV <sub>CC</sub> = 5 V) | | | | | | | R <sub>SOURCE_GH</sub> | Output Impedance, Sourcing | Source Current = 100 mA | _ | 1.0 | 2.5 | Ω | | I <sub>SOURCE_GH</sub> | Output Sourcing Peak Current | GH = 2.5 V | - | 2 | - | Α | | R <sub>SINK_GH</sub> | Output Impedance, Sinking | Sink Current = 100 mA | - | 1.0 | 2.5 | Ω | | I <sub>SINK_GH</sub> | Output Sinking Peak Current | GH = 2.5 V | _ | 4 | _ | Α | **ELECTRICAL CHARACTERISTICS** (Typical value is under $V_{IN} = 12$ V, $V_{CC} = PV_{CC} = 5$ V and $T_A = T_J = +25^{\circ}C$ unless otherwise noted. Minimum / Maximum values are under $V_{IN} = 12$ V, $V_{CC} = PV_{CC} = 5$ V $\pm 10\%$ and $T_J = T_A = -40 \sim 125^{\circ}C$ unless otherwise noted.) (continued) | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |-------------------|--------------|---------------------------------------------|-----|-----|-----|------| | t <sub>R_GH</sub> | GH Rise Time | GH = 10% to 90%, C <sub>LOAD</sub> = 3.0 nF | _ | 8 | - | ns | | t <sub>F_GH</sub> | GH Fall Time | GH = 90% to 10%, C <sub>LOAD</sub> = 3.0 nF | - | 8 | _ | ns | ### LOW-SIDE DRIVER (LDRV, $V_{CC} = PV_{CC} = 5 \text{ V}$ ) | R <sub>SOURCE_GL</sub> | R <sub>SOURCE_GL</sub> Output Impedance, Sourcing Source Current = 100 mA | | _ | 1.0 | 2.5 | Ω | |------------------------|---------------------------------------------------------------------------|---------------------------------------------|---|-----|-----|----| | I <sub>SOURCE_GL</sub> | Output Sourcing Peak Current | GL = 2.5 V | _ | 2 | - | Α | | R <sub>SINK_GL</sub> | Output Impedance, Sinking | Sink Current = 100 mA | _ | 0.5 | _ | Ω | | I <sub>SINK_GL</sub> | Output Sinking Peak Current | GL = 2.5 V | _ | 4 | _ | Α | | t <sub>R_GL</sub> | GL Rise Time | GL = 10% to 90%, C <sub>LOAD</sub> = 3.0 nF | _ | 8 | _ | ns | | t <sub>F_GL</sub> | GL Fall Time | GL = 90% to 10%, C <sub>LOAD</sub> = 3.0 nF | _ | 4 | - | ns | #### **BOOT DIODE** | $V_{F}$ | Forward-Voltage Drop | I <sub>F</sub> = 10 mA | | | 0.6 | 10/ | V | |---------|----------------------|------------------------|---|----|-----|---------|---| | $V_{R}$ | Breakdown Voltage | I <sub>R</sub> = 1 mA | T | 30 | -6 | )<br> - | V | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>5.</sup> GL = Gate Low, internal gate pin of the low-side MOSFET. <sup>6.</sup> GH = Gate High, internal gate pin of the high-side MOSFET. ### TYPICAL PERFORMANCE CHARACTERISTICS (Test Conditions: V<sub>IN</sub> = 12 V, V<sub>CC</sub> = PV<sub>CC</sub> = 5 V, V<sub>OUT</sub> = 1 V, L<sub>OUT</sub> = 250 nH, T<sub>A</sub> = 25°C and natural convection cooling, unless otherwise noted.) IOUT, Module Output Current (A) Figure 4. Safe Operating Area with 12 V<sub>IN</sub> Figure 5. Safe Operating Area with 19 V<sub>IN</sub> Figure 6. Power Loss vs. Output Current with 12 VIN Figure 7. Power Loss vs. Output Current with 19 V<sub>IN</sub> Figure 8. Power Loss vs. Switching Frequency Figure 9. Power Loss vs. Input Voltage ### TYPICAL PERFORMANCE CHARACTERISTICS (Test Conditions: $V_{IN} = 12 \text{ V}$ , $V_{CC} = PV_{CC} = 5 \text{ V}$ , $V_{OUT} = 1 \text{ V}$ , $L_{OUT} = 250 \text{ nH}$ , $T_A = 25^{\circ}C$ and natural convection cooling, unless otherwise noted.) Figure 10. Power Loss vs. Driver Supply Voltage Figure 11. Power Loss vs. Output Voltage Figure 12. Power Loss vs. Output Inductor Figure 13. Driver Supply Current vs. Switching Frequency Figure 14. Driver Supply Current vs. Driver Supply Voltage Figure 15. Driver Supply Current vs. Output Current ### TYPICAL PERFORMANCE CHARACTERISTICS (Test Conditions: $V_{IN}$ = 12 V, $V_{CC}$ = $PV_{CC}$ = 5 V, $V_{OUT}$ = 1 V, $L_{OUT}$ = 250 nH, $T_A$ = 25°C and natural convection cooling, unless otherwise noted.) 5.0 $T_A = 25^{\circ}C$ V<sub>PWM</sub>, PWM Threshold Voltage (V) 4.5 $V_{IH\_PWM}$ 4.0 $V_{\mathsf{TRI\_HI}}$ 3.5 3.0 2.5 2.0 V<sub>TRI LO</sub> 1.5 1.0 $V_{IL\_PWM}$ 0.5 0.0 4.50 5.00 5.25 5.50 V<sub>CC</sub>, Driver Supply Voltage (V) Figure 16. UVLO Threshold vs. Temperature Figure 17. PWM Threshold vs. Driver Supply Voltage Figure 18. PWM Threshold vs. Temperature Figure 19. FCCM Threshold vs. Driver Supply Voltage Figure 20. FCCM Threshold vs. Temperature Figure 21. FCCM Pull-Up Current vs. Temperature ### TYPICAL PERFORMANCE CHARACTERISTICS (Test Conditions: $V_{IN} = 12 \text{ V}$ , $V_{CC} = PV_{CC} = 5 \text{ V}$ , $V_{OUT} = 1 \text{ V}$ , $L_{OUT} = 250 \text{ nH}$ , $T_A = 25^{\circ}C$ and natural convection cooling, unless otherwise noted.) Figure 22. Boot Diode Forward Voltage vs. Temperature Figure 23. Driver Shutdown Current vs. Temperature Figure 24. Driver Quiescent Current vs. Temperature Figure 25. PWM Timing Diagram ### NOTES: - 7. The timing diagram in Figure 26 assumes very slow ramp on PWM. - 8. Slow ramp of PWM implies the PWM signal remains within the 3-state window for a time >>> t<sub>D HOLD-OFF</sub> - 9. V<sub>TRI\_HI</sub> = PWM trip level to enter 3-state on PWM falling edge. - 10. V<sub>TRI LO</sub> = PWM trip level to enter 3–state on PWM rising edge. - 11. V<sub>IH\_PWM</sub> = PWM trip level to exit 3–state on PWM rising edge and enter the PWM HIGH logic state. - 12. V<sub>IL PWM</sub> = PWM trip level to exit 3-state on PWM falling edge and enter the PWM LOW logic state. Figure 26. PWM Threshold Definition #### **DESCRIPTION** The SPS FDMF3037 is a driver—plus—MOSFET module optimized for the synchronous buck converter topology. A PWM input signal is required to properly drive the high—side and the low—side MOSFETs. The part is capable of driving speed up to 1.5 MHz. #### Power-On Reset (POR & UVLO) The FDMF3037 incorporates a POR feature that ensures both LDRV and HDRV are forced inactive (LDRV = HDRV = 0) until UVLO > 3.4 V (typical rising threshold). UVLO is performed on VCC (not on PVCC or VIN). After all gate drive blocks are fully powered on and have finished the startup sequence, the internal driver IC EN\_PWM signal is released HIGH, enabling the driver outputs. Once the driver POR has finished, the driver follows the state of the PWM signal (it is assumed that at startup the controller is either in a high–impedance state or forcing the PWM signal to be within the driver 3–state window). ### 3-State PWM Input The FDMF3037 incorporates a 3-state 5 V PWM input gate drive design. The 3-state gate drive has both logic HIGH and LOW levels, along with a 3-state shutdown window. When the PWM input signal enters and remains within the 3-state window for a defined hold-off time (t<sub>D\_HOLD-OFF</sub>), both GL and GH are pulled LOW. This feature enables the gate drive to shutdown both the high-side and the low-side MOSFETs to support features such as phase shedding, a common feature on multi-phase voltage regulators. **Table 1. PWM THRESHOLD DEFINITION** | PWM | FCCM | GH | GL | |---------|------|----|----| | 3-state | 1 | 0 | 0 | | 0 | 1 | 0 | 1 | | 1 | 1 | 1 | 0 | ### **FCCM** The FCCM pin can be used to control Diode Emulation or used to shut down the driver IC (with $I_{CC} < 6 \mu A$ , $I_{CC} =$ current consumed by VCC and PVCC). When FCCM is LOW, diode emulation is allowed. When FCCM is HIGH, continuous conduction mode is forced. High impedance on the input of FCCM shuts down the driver IC (and module). **Table 2. FCCM LOGIC TABLE** | PWM | FCCM | GH | GL | Driver Enable<br>State | |---------|---------|----|--------------------------------|------------------------| | х | 3-state | 0 | 0 | $0 (I_{CC} < 6 \mu A)$ | | 3-state | 0 | 0 | 0 | 1 | | 3-state | 1 | 0 | 0 | 1 | | 0 | 0 | 0 | 1 when IL > 0<br>0 when IL < 0 | 1 | | 1 | 0 | 1 | 0 | 1 | | 0 | 1 | 0 | 1 | 1 | | 1 | 1 | 1 | 0 | 1 | $(FCCM = 1 \rightarrow Forced\ CCM)$ Setting the FCCM pin to a HIGH state will allow for forced CCM operation. During forced CCM, the FDMF3037 will always follow the PWM signal and allow for negative inductor current. ### $(FCCM = 0 \rightarrow Diode\ Emulation\ /\ DCM)$ Setting the FCCM pin to a LOW state will enable diode emulation. Diode emulation allows for higher converter efficiency under light load situations. With diode emulation is activated, the FDMF3037 will detect the zero current crossing of the output inductor (at light loads) and will turn off low side MOSFET gate GL to prevent negative inductor current from flowing. Diode emulation ensures Discontinuous Conduction Mode (DCM) operation. Diode emulation is asynchronous to the PWM signal. Therefore, the FDMF3037 will respond to the FCCM input immediately after it changes state. $$(FCCM = HiZ \rightarrow Shutdown)$$ Setting the FCCM pin to a HIGH impedance state (HiZ) will shutdown the driver IC with $I_{CC} < 6\,\mu A$ . The FDMF3037 requires a startup latency time of (< 15 $\mu s$ ) when exiting a HiZ FCCM state. Low $I_{CC}$ driver shutdown is often needed to support power saving modes in multi–phase voltage regulator designs. #### **Power Sequence** The FDMF3037 requires four (4) input signals to perform normal switching operation: VIN, VCC / PVCC, PWM, and FCCM. The VIN pins are tied to the system main DC power rail. The PVCC and VCC pins are typically powered from the same 5 V source. These pins can be either tied directly together or tied together through an external RC filter. The filter resistor / capacitor is used to de-couple the switching noise from PVCC to VCC. Refer to Figure 1 for RC filter schematic. The FCCM pin can be tied to the VCC rail with an external pull—up resistor and it will maintain HIGH once the VCC rail turns on. Or the FCCM pin can be directly tied to the PWM controller for other purposes. #### SYNCHRONOUS BUCK OPERATING MODES ## Continuous Current Mode with Positive Inductor Current (CCM1) This condition is typical of a moderate—to—heavily loaded power stage. During this mode, the inductor current is always flowing towards the output capacitor. The high—side MOSFET is hard—switching during the turn—on and turn—off events. The low—side MOSFET acts a synchronous rectifier. # Continuous Current Mode with Negative Inductor Current (CCM2) This operating mode can occur during two situations: A converter load transient may force the power stage to pull energy from the output capacitors and deliver the energy back to the input capacitors (Boost Mode). This situation is common in synchronous buck applications that require output voltage load—line positioning. During this mode, the negative inductor current (current flowing into FDMF3037 SW node) may become large and persist for many cycles. This situation causes the low-side MOSFET to hard switch and the high-side MOSFET acts as a synchronous rectifier. It is highly recommended to check peak SW node voltage stress during any situation that can generate large negative inductor currents. 2. A power stage that is operating in forced CCM mode with lighter converter loads. Here, the inductor peak-to-peak ripple current is greater than two times the load current and the inductor current is flowing both positive and negative in a switching cycle. ### **Discontinuous Current Mode (DCM)** This condition is typical of a lightly loaded power stage. During DCM, the high-side MOSFET turns on into an un-energized out filter inductor (i.e. zero inductor current). The inductor current ramps up during the high-side MOSFET on-time and is then allowed to ramp back down to aero amps during the low-side on-time (i.e inductor current returns to zero every switching cycle. ### **High-Side Driver** The high-side driver (HDRV) is designed to drive a floating N-channel MOSFET (Q1). The bias voltage for the high-side driver is developed by a bootstrap supply circuit, consisting of the internal Schottky diode and external bootstrap capacitor (C<sub>BOOT</sub>). During startup, the SW node should be held at PGND, allowing CBOOT to charge to PVCC through the internal bootstrap diode. When the PWM input goes HIGH, HDRV begins to charge the gate of the high-side MOSFET (internal GH pin). During this transition, the charge is removed from the C<sub>BOOT</sub> and delivered to the gate of Q1. As Q1 turns on, SW rises to V<sub>IN</sub>, forcing the BOOT pin to $V_{IN} + V_{BOOT}$ , which provides sufficient V<sub>GS</sub> enhancement for Q1. To complete the switching cycle, Q1 is turned off by pulling HDRV to SW. C<sub>BOOT</sub> is then recharged to PVCC when the SW falls to PGND. HDRV output is in phase with the PWM input. The high-side gate is held LOW when the driver is disabled or the PWM signal is held within the 3-state window for longer than the 3-state hold-off time, t<sub>D</sub> HOLD-OFF. ### Low-Side Driver The low–side driver (LDRV) is designed to drive the gate–source of a ground–referenced, low–R<sub>DS(ON)</sub>, N–channel MOSFET (Q2). The bias for LDRV is internally connected between the PVCC and AGND. When the driver is enabled, the driver output is 180° out of phase with the PWM input. When the driver is disabled (FCCM = 0 V), LDRV is held LOW. Figure 29. PWM 3-State Timing Diagram (FCCM Held HIGH) Figure 28. FCCM 3-State Timing Diagram ### **APPLICATION INFORMATION** ### **Decoupling Capacitor for PVCC & VCC** For the supply inputs (PVCC and VCC pins), local decoupling capacitors are required to supply the peak driving current and to reduce noise during switching operation. Use at least $0.68\sim1~\mu F/0402\sim0603/X5R\sim X7R$ multi-layer ceramic capacitors for both power rails. Keep these capacitors close to the PVCC and VCC pins and PGND and AGND copper planes. If the de-coupling capacitors need to be located on the bottom side of board, place through-hole vias on each pad connecting top side and bottom side PVCC and VCC nodes with low impedance current paths, see Figure 31 and Figure 32. The supply voltage range on PVCC and VCC is $4.5 \text{ V} \sim 5.5 \text{ V}$ , and typically 5 V for normal applications. #### **R-C Filter on VCC** The PVCC pin provides power to the gate drive of the high–side and low–side power MOSFETs. In most cases, PVCC can be connected directly to VCC, which is the pin that provides power to the analog and logic blocks of the driver. To avoid switching noise injection from PVCC into VCC, a filter resistor can be inserted between PVCC and VCC decoupling capacitors. Recommended filter resistor value range is $0\sim4.7~\Omega$ , typically $0~\Omega$ for most applications. ### **Bootstrap Circuit** The bootstrap circuit uses a charge storage capacitor ( $C_{BOOT}$ ). A bootstrap capacitor of 0.1~0.22 µF/0402~0603 / X5R~X7R is usually appropriate for most switching applications. A series bootstrap resistor may be needed for specific applications to lower high-side MOSFET switching speed. The boot resistor is required when the SPS is switching above 15 V $V_{IN}$ ; when it is effective at controlling $V_{SW}$ overshoot. $R_{BOOT}$ value from zero to 4.7 $\Omega$ is typically recommended to reduce excessive voltage spike and ringing on the SW node. A higher $R_{BOOT}$ value can cause lower efficiency due to high switching loss of high-side MOSFET. Do not add a capacitor or resistor between the BOOT pin and GND. ### **PWM (Input)** The PWM pin recognizes three different logic levels from PWM controller: HIGH, LOW, and 3-state. When the PWM pin receives a HIGH command, the gate driver turns on the high-side MOSFET. When the PWM pin receives a LOW command, the gate driver turns on the low-side MOSFET. When the PWM pin receives a voltage signal inside of the 3-state window (V<sub>TRI\_Window</sub>) and exceeds the 3-state hold-off time, the gate driver turns off both high-side and low-side MOSFETs. To recognize the high-impedance 3-state signal from the controller, the PWM pin has an internal resistor divider from VCC to PWM to AGND. The resistor divider sets a voltage level on the PWM pin inside the 3-state window when the PWM signal from the controller is high-impedance. ### FCCM (Input) When the FCCM pin is set HIGH, the driver IC Zero Cross Detect (ZCD) comparator is disabled, and the high-side and low-side MOSFETs switch in FCCM (Forced CCM) and follow the PWM signal. When the FCCM pin is set LOW, the low-side MOSFET turns off when the SPS driver detects negative inductor current during the low-side MOSFET turn-on period. This operating mode is commonly referred to as diode emulation. The diode emulation feature allows for higher converter efficiency during light-load condition and PFM / DCM operation. Applications that require diode emulation and/or low shutdown current should actively drive the FCCM pin from a PWM controller. Do not add any noise filter capacitor on the FCCM pin. ### **Power Loss and Efficiency** Figure 30 shows an example diagram for power loss and efficiency measurement. Power loss calculation and equation examples: | $P_{IN} = (V_{IN} \times I_{IN}) + (V_{CC} \times I_{CC})$ | (W) | |------------------------------------------------------------|-----| | $P_{SW} = V_{SW} \times I_{OUT}$ | (W) | | $P_{OUT} = V_{OUT} \times I_{OUT}$ | (W) | | $P_{LOSS\_MODULE} = P_{IN} - P_{SW}$ | (W) | | $P_{LOSS\_TOTAL} = P_{IN} - P_{OUT}$ | (W) | | $EFFI_{MODULE} = (P_{SW} / P_{IN}) \times 100$ | (%) | | $EFFI_{TOTAL} = (P_{OUT} / P_{IN}) \times 100$ | (%) | ### **PCB LAYOUT GUIDELINE** Figure 31 and Figure 32 provide an example of single-phase layout for the FDMF3037 and critical components. All of the high-current paths; such as VIN, SW, VOUT, and GND coppers; should be short and wide for low parasitic inductance and resistance. This helps achieve a more stable and evenly distributed current flow, along with enhanced heat radiation and system performance. Input ceramic bypass capacitors must be close to the VIN and PGND pins. This reduces the high–current power loop inductance and the input current ripple induced by the power MOSFET switching operation. The SW copper trace serves two purposes. In addition to being the high-frequency current path from the SPS package to the output inductor, it serves as a heat sink for the low-side MOSFET. The trace should be short and wide enough to present a low-impedance path for the high-frequency, high-current flow between the SPS and the inductor. The short and wide trace minimizes electrical losses and SPS temperature rise. The SW node is a high-voltage and high-frequency switching node with high noise potential. Care should be taken to minimize coupling to adjacent traces. Since this copper trace acts as a heat sink for the low-side MOSFET, balance using the largest area possible to improve SPS cooling while maintaining acceptable noise emission. An output inductor should be located close to the FDMF3037 to minimize the power loss due to the SW copper trace. Care should also be taken so the inductor dissipation does not heat the SPS. POWERTRENCH MOSFETs are used in the output stage and are effective at minimizing ringing due to fast switching. In most cases, no RC snubber on SW node is required. If a snubber is used, it should be placed close to the SW and PGND pins. The resistor and capacitor of the snubber must be sized properly to not generate excessive heating due to high power dissipation. Decoupling capacitors on PVCC, VCC, and BOOT capacitors should be placed as close as possible to the PVCC~PGND, VCC~AGND, and BOOT~PHASE pin pairs to ensure clean and stable power supply. Their routing traces should be wide and short to minimize parasitic PCB resistance and inductance. The board layout should include a placeholder for small-value series boot resistor on BOOT~PHASE. The boot-loop size, including series R<sub>BOOT</sub> and C<sub>BOOT</sub>, should be as small as possible. A boot resistor may be required when the SPS is operating above 15 V $V_{IN}$ and it is effective to control the high–side MOSFET turn–on slew rate and SW voltage overshoot. $R_{BOOT}$ can improve noise operating margin in synchronous buck designs that may have noise issues due to ground bounce or high positive and negative $V_{SW}$ ringing. Inserting a boot resistance lowers the SPS module efficiency. Efficiency versus switching noise must be considered. $R_{BOOT}$ values from 0.5 $\Omega$ to 4.7 $\Omega$ are typically effective in reducing $V_{SW}$ overshoot. The VIN and PGND pins handle large current transients with frequency components greater than 100 MHz. If possible, these pins should be connected directly to the VIN and board GND planes. The use of thermal relief traces in series with these pins is not recommended since this adds extra parasitic inductance to the power path. This added inductance in series with either the VIN or PGND pin degrades system noise immunity by increasing positive and negative $V_{SW}$ ringing. PGND pad and pins should be connected to the GND copper plane with multiple vias for stable grounding. Poor grounding can create a noisy and transient offset voltage level between PGND and AGND. This could lead to faulty operation of gate driver and MOSFETs. Ringing at the BOOT pin is most effectively controlled by close placement of the boot capacitor. Do not add any additional capacitors between BOOT to PGND. This may lead to excess current flow through the BOOT diode, causing high power dissipation. The FCCM pin integrates weak internal pull—up and The FCCM pin integrates weak internal pull—up and pull—down current sources. The current sources are used to help hold the FCCM in the 3–state window. This pin should not have any noise filter capacitors if actively driven by a PWM controller. Do not float this pin. Multiple vias should be placed on the VIN and VOUT copper areas to interconnect nodes that are located on multiple layers (top, inner, and bottom layers). The vias will help to evenly distribute current flow and heat conduction. Care should be taken when routing the copper pour area and via placement on the SW copper. A large SW node copper pour can result in excessive parasitic inductance and capacitance, which can increase switching noise. However, the copper pour area and via placement can affect the efficiency and thermal performance, where a large copper pour can help decrease thermal resistance and parasitic resistance. If possible, place the SW node copper on the top layer with no vias on the SW copper to minimize switch node parasitic noise. If multiple SW node layers are needed, vias should be relatively large and of reasonably low inductance. Critical high-frequency components; such as R<sub>BOOT</sub>, C<sub>BOOT</sub>, RC snubber, and bypass capacitors; should be located as close to the respective SPS module pins as possible on the top layer of the PCB. If this is not feasible, they can be placed on the board bottom side and their pins connected from bottom to top through a network of low-inductance vias. ### PCB LAYOUT GUIDELINE (Continued) Figure 31. Single-Phase Board Layout Example - Top View Figure 32. Single-Phase Board Layout Example - Bottom View (Mirrored) #### **ORDERING INFORMATION** | Part Number Top Mark Current Rating | | Current Rating | Package Type | Shipping <sup>†</sup> | |-----------------------------------------|----------|----------------|-----------------------------------------------------------------------------|-----------------------| | FDMF3037 | FDMF3037 | 35 A | 31–Lead, Clip Bond PQFN SPS, 5.0 mm x 5.0 mm Package (Pb–Free, Halide Free) | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SyncFET is trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. #### **SCALE 2.5:1** ○ 0.10 C ○ 0.10 C PIN 1 REFERENCE ### PQFN31 5X5, 0.5P CASE 483BR ISSUE D A В **DATE 13 FEB 2023** MILLIMETERS #### NOTES: - DDES NOT FULLY CONFORM TO JEDEC REGISTRATION MO-220, DATES MAY/2005. DIMENSIONING AND TOLERANCING PER ASME Y14.5, 2009. CONTROLLING DIMENSION MILLIMETERS DIMENSIONS DO NOT INCLUDE BURRS AND SMEAR OR MOLD - DIMENSIONS DO NOT INCLUDE BORRS AND SMEAR OR MILLS FLASH. MOLD FLASH OR BURRS AND SMEAR DO NOT EXCEED 0.10MM. DIMENSION 6 AND BI APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 FROM THE TERMINAL TIP. <u>DETAIL</u> ′A′ (SCALE 2:1) TOP VIEW SIDE VIEW SEE DETAIL 'A' | MILLIMETERS | | | | | |-------------|----------|-----------|------|--| | DIM | MIN. | NOM. | MAX. | | | Α | 0.70 | 0.75 | 0.80 | | | A1 | 0.00 | - | 0.05 | | | А3 | 0.15 | 0.20 | 0.25 | | | b | 0.20 | 0.25 | 0.30 | | | b1 | 0.13 | 0.18 | 0.30 | | | D | 4.90 | 5.00 | 5.10 | | | D2 | 3.70 | 3.80 | 3.90 | | | D3 | 0.75 | 0.85 | 0.95 | | | D4 | 1.88 | 1.98 | 2.08 | | | D5 | 1.22 | 1.32 | 1.42 | | | D6 | 0.45 | 0.55 | 0.65 | | | D7 | | 0.38 REF | | | | E | 4.90 | 5.00 | 5.10 | | | E2 | 1.82 | 1.92 | 2.02 | | | E3 | 0.93 | 1.03 | 1.13 | | | E4 | 0.93 | 1.03 | 1.13 | | | E5 | 0.93 | 1.03 | 1.13 | | | E6 | 0.20 | 0.30 | 0.40 | | | E7 | | 0.22 REF | | | | е | | 0.50 BSC | | | | e/2 | | 0.25 BSC | | | | e/3 | | 0.25 BSC | | | | e/4 | | 0.75 BSC | | | | e/5 | | 0.25 BSC | | | | k1 | | 0.40 REF | | | | k2 | | 0.45 REF | | | | k3 | | 0.40 REF | | | | k4 | | 0.30 REF | | | | k5 | | 0.55 REF | | | | k6 | | 0.50 REF | | | | k7 | | 0.40 REF | | | | L | 0.30 | 0.40 | 0.50 | | | L1 | 0.30 | 0.40 | 0.50 | | | L2 | 0.15 | 0.25 | 0.35 | | | m | | 0.15 REF | | | | n | | 0.80 REF | | | | р | 2.28 REF | | | | | q | | 2.38 REF | | | | r | | 0.80 REF | | | | z | | 0.625 REF | = | | | DOCUMENT NU | JMBER: | 98AON13680G | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |-------------|--------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRI | PTION: | PQFN31 5X5, 0.5P | | PAGE 1 OF 2 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves brisefin and of 160 m are trademarked so defined values of services and of the confined values and of the confined values and of the confined values and of the confined values and of the confined values and of the confined values and of the values of the confined values and of the values of the confined values and of the values v special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. ### PQFN31 5X5, 0.5P CASE 483BR ISSUE D **DATE 13 FEB 2023** \* For additional information on our Pb-Free strategy and soldering details, please download the DNSEMI Soldering and Mounting Techniques Reference Manual, SDLDERRM/D. | MARKING DIAGRAM* O XXXXXXXX XXXXXXXX AWLYYWW* (N | XXXX = Specific Device Code A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week = = Pb-Free Package lote: Microdot may be in either location) | *This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | |-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| |-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DOCUMENT NUMBER: | 98AON13680G | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | PQFN31 5X5, 0.5P | | PAGE 2 OF 2 | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales