

# FDS6575

# P-Channel 2.5V Specified PowerTrench<sup>O</sup> MOSFET

# **General Description**

This PChannel 2.5V specified MOSFET is a rugged gate version of Fairchild Semiconductor's advanced PowerTrench process. It has been optimized for power management applications with a wide range of gate drive voltage (2.5V – 8V).

# **Applications**

- Power management
- Load switch
- · Battery protection

## **Features**

- -10 A, -20 V.  $R_{DS(ON)} = 13 \text{ m}\Omega$  @  $V_{GS} = -4.5 \text{ V}$   $R_{DS(ON)} = 17 \text{ m}\Omega$  @ -2.5 V
- · Low gate charge
- High performance treath the inclosion of extremely low R<sub>DS(ON)</sub>
- High Irre. and po r handling capability





Absol te Maxin. ... Ratings Ty-25 Cure so otherwise noted

| Sym 1                             | Parameter                                        | JV        | Ratings     | Units |
|-----------------------------------|--------------------------------------------------|-----------|-------------|-------|
| V <sub>L</sub>                    | L.Jail-Source Vollage                            |           | -20         | V     |
| V <sub>GS</sub>                   | Gate-Source Voltage                              | •         | ±8          | V     |
| Ь                                 | D. zin Current - Continuous                      | (Note 1a) | -10         | Α     |
| 11/                               | – Pulsed                                         |           | -50         |       |
| P <sub>D</sub>                    | Power Lissipation 15, Single Operation           | (Note 1a) | 2.5         | W     |
| Or                                | OK                                               | (Note 1b) | 1.5         |       |
|                                   | OF!                                              | (Note 1c) | 1.2         |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |           | -55 to +175 | °C    |

# **Thermal Characteristics**

| $R_{\theta JA}$  | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 50  | °C/W |
|------------------|-----------------------------------------|-----------|-----|------|
| $R_{\theta JA}$  | Thermal Resistance, Junction-to-Ambient | (Note 1c) | 125 | °C/W |
| R <sub>θJC</sub> | Thermal Resistance, Junction-to-Case    | (Note 1)  | 25  | °C/W |

**Package Marking and Ordering Information** 

| Device Marking  | Device | Reel Size | Tape width | Quantity   |
|-----------------|--------|-----------|------------|------------|
| FDS6575 FDS6575 |        | 13"       | 12mm       | 2500 units |

| Symbol                               | Parameter                                         | Test Conditions                                                                                                                                                  | Min  | Тур             | Max            | Units |
|--------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|----------------|-------|
| Off Char                             | acteristics                                       |                                                                                                                                                                  |      | I.              | I.             |       |
| BV <sub>DSS</sub>                    | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, I_{D} = -250 \mu\text{A}$                                                                                                                 | -20  |                 |                | V     |
| <u>ΔBVdss</u><br>ΔTj                 | Breakdown Voltage Temperature Coefficient         | $I_D = -250 \mu\text{A}$ , Referenced to 25°C                                                                                                                    |      | -13             |                | mV/°C |
| I <sub>DSS</sub>                     | Zero Gate Voltage Drain Current                   | $V_{DS} = -16 \text{ V},  V_{GS} = 0 \text{ V}$                                                                                                                  |      |                 | -1             | μΑ    |
| I <sub>GSSF</sub>                    | Gate-Body Leakage, Forward                        | $V_{GS} = 8 \text{ V}, \qquad V_{DS} = 0 \text{ V}$                                                                                                              |      |                 | 100            | nA    |
| I <sub>GSSR</sub>                    | Gate-Body Leakage, Reverse                        | $V_{GS} = -8 \text{ V},  V_{DS} = 0 \text{ V}$                                                                                                                   |      |                 | -100           | nA    |
| On Char                              | acteristics (Note 2)                              |                                                                                                                                                                  |      |                 |                |       |
| V <sub>GS(th)</sub>                  | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                                                                                                            | -0.4 | <del>-</del> 0. | -1.5           | V     |
| $\Delta V_{GS(th)} \over \Delta T_J$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D = -250 \mu\text{A}$ , Referenced to 25°C                                                                                                                    |      | 3               |                | mV/°C |
| R <sub>DS(on)</sub>                  | Static Drain–Source<br>On–Resistance              | $V_{GS} = -4.5 \text{ V},  I_D = -10 \text{ A}$ $V_{GS} = -2.5 \text{ V},  I_D = -9 \text{ A}$ $V_{GS} = -4.5 \text{ V},  I_D = -10.7  T_J = -5^{\circ}\text{C}$ |      | 8.5             | 13<br>17<br>20 | n.Ω   |
| I <sub>D(on)</sub>                   | On-State Drain Current                            | $V_{GS} = -4.5 \text{ V},        $                                                                                                                               | -50  | 7               |                | Α     |
| <b>g</b> FS                          | Forward Transconductance                          | V <sub>DS</sub> = -5 V' =                                                                                                                                        |      | 57              |                | S     |
| Dynamic                              | Characteristics                                   |                                                                                                                                                                  | 60   |                 | 4              |       |
| Ciss                                 | Input Capacitance                                 | $V_{DS} = \overline{YV}, \overline{YS} = \overline{VV},$                                                                                                         |      | (:551           |                | ρF    |
| Coss                                 | Output Capacitance                                | = 1.0 M.                                                                                                                                                         |      | 884             |                | pF    |
| C <sub>rss</sub>                     | Reverse Transfer Capacitan                        | NIVIE                                                                                                                                                            |      | 451             | 7              | pF    |
| Switchin                             | g Characteristic (No.                             | "VE, OO,                                                                                                                                                         | 10   |                 |                |       |
| t <sub>d(on)</sub>                   | Turn-On Delay Tin                                 | $V_{DD} = -10V$ , $I_D = 1 A$ ,                                                                                                                                  |      | 16              | 29             | ns    |
| t <sub>r</sub>                       | Turn-Or .sc ./me                                  | $V_{3S} = -4.5 \text{ V}$ . $R_{GEN} = 6 \Omega$                                                                                                                 |      | 9               | 18             | ns    |
| t <sub>d(off)</sub>                  | Turn-C Delay Time                                 | D'NO OR                                                                                                                                                          |      | 196             | 314            | ns    |
| t <sub>f</sub>                       | uOfi \lambda Tim                                  | 14 50.                                                                                                                                                           |      | 78              | 125            | ns    |
| Qg                                   | T- te Charge                                      | $V_{LS} = -10 \text{ V}$ $I_D = -10 \text{ A},$                                                                                                                  |      | 53              | 74             | nC    |
| Q <sub>gs</sub>                      | Gate—s urce Charge                                | $V_{GS} = -4.5 \text{ V}$                                                                                                                                        |      | 6               |                | nC    |
| G,                                   | Guy-Drain Charge                                  |                                                                                                                                                                  |      | 12              |                | nC    |
| Dra –So                              | ource Diode Characteristics                       | and Maximum Ratings                                                                                                                                              |      |                 |                | _     |
| '3                                   | iviax mum Conuncus Drain Scurce                   |                                                                                                                                                                  |      |                 | -2.1           | Α     |
| V <sub>SD</sub>                      | Druin-Source Diude Folward<br>Voltage             | V <sub>GS</sub> = 0 V, I <sub>S</sub> = -2.1 A (Note 2)                                                                                                          |      | -0.6            | -1.2           | V     |

1. K<sub>BLM</sub> is the sum of the junction-uncase and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>BLC</sub> is guarantee, but you design while R<sub>BCA</sub> is determined by the user's board design.



a) 50 °C/W when mounted on a 1in² pad of 2 oz copper



b) 105 °C/W when mounted on a .04 ir<sup>2</sup> pad of 2 oz copper



c) 125 °C/W when mounted on a minimum pad.



2. Pulse Test: Pulse Width  $< 300\mu s$ , Duty Cycle < 2.0%

# **Typical Characteristics**



Figure 1. On-Region Characteristics.



Fig. re J. Jii-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Fig. 2. 1-Res ance Variation with D. in C rer and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

# **Typical Characteristics**





Figure 7. Gate Charge Characteristics.







Fi vre 9 May num Safe Operating Area.

Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design.

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

SMART START™  $VCX^{TM}$ FAST ®  $ACEx^{TM}$ OPTOLOGIC™ STAR\*POWER™ FASTr™ Bottomless™ OPTOPLANAR™ Stealth™ CoolFET™ FRFET™ PACMAN™ SuperSOT™-3 CROSSVOLT™ GlobalOptoisolator™ **POPTM** Power247™ SuperSOT™-6 DenseTrench™ GTO™ SuperSOT™-8 HiSeC™ DOME™ PowerTrench® SyncFET™ EcoSPARK™ ISOPLANAR™ QFET™ TinyLogic™ E<sup>2</sup>CMOS<sup>TM</sup> LittleFET™  $OS^{TM}$ EnSigna™  $MicroFET^{\intercal_M}$ TruTranslation 1 QT Optoelectronics™ MicroPak™ UHC<sup>TM</sup> FACT™ Quiet Series™ Ultre"\_[® FACT Quiet Series™ MICROWIRE™ SILENT SWITCHER®

STAR\*POWER is used under license

## **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAY CH. NGES VITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIZED TY, VINC. OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE VIDE ON OR LISE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOF AT VINV. YANA LICEUSE UNDER LITE ATTENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHOUTED IN USE AS CHITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUTED IN LIFE SWKILL IN APPROXIMATION. As used herein:

1. Life support devices or systems are deles or systems which, (a) are surgic implant into the body, or (b) support or sustain in a condance with instructions for use to perform who proper used in accordance with instructions for use to reasonably to the reasonably of the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### . TUC 3TA DEFINITIONS

### Defin on Terms

| C asheet Identification  | Product Status             | Definition                                                                                                                                                                                                            |
|--------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | For native or<br>in Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production           | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production            | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production          | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |



ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and severally, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify an

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Phone: 421 33 790 2910

Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative