

# **MOSFET** – Power, N-Channel, UltraFET

100 V, 75 A, 14 m $\Omega$ 

# **HUF75645P3**

#### **Features**

- Ultra Low On-Resistance
  - $R_{DS(ON)} = 0.014 \Omega$ ,  $V_{GS} = 10 V$
- Simulation Models
  - Temperature Compensated PSPICE™ and Saber® Electrical Models
  - Spice and Saber Thermal Impedance Models
  - www.onsemi.com
- Peak Current vs Pulse Width Curve
- UIS Rating Curve
- This Device is Pb-Free, Halide Free and is RoHS Compliant

# **ABSOLUTE MAXIMUM RATINGS** ( $T_C = 25^{\circ}C$ , unless otherwise noted)

| Symbol                       |                         | Ratings                                                                   | Unit                 |      |
|------------------------------|-------------------------|---------------------------------------------------------------------------|----------------------|------|
| V <sub>DSS</sub>             | Drain to Source         | 100                                                                       | V                    |      |
| $V_{DGR}$                    | Drain to Gate V         | 100                                                                       | V                    |      |
| V <sub>GS</sub>              | Gate to Source          | ±20                                                                       | V                    |      |
| I <sub>D</sub> Drain Current |                         | Continuous (T <sub>C</sub> = 25°C,<br>V <sub>GS</sub> = 10 V) (Figure 2)  | 75                   | Α    |
|                              |                         | Continuous (T <sub>C</sub> = 100°C,<br>V <sub>GS</sub> = 10 V) (Figure 2) | 65                   | Α    |
| I <sub>DM</sub>              | Pulsed Drain C          | Figure 4                                                                  |                      |      |
| UIS                          | Pulsed Avalanche Rating |                                                                           | Figures 6,<br>14, 15 |      |
| P <sub>D</sub>               | Power                   |                                                                           | 310                  | W    |
|                              | Dissipation             | Derate Above 25°C                                                         | 2.07                 | W/°C |
| $T_J$ , $T_{STG}$            | Operating and           | -55 to 175                                                                | °C                   |      |
| TL                           | Maximum<br>Temperature  | Leads at 0.063 in (1.6 mm) from Case for 10 s                             | 300                  | °C   |
| T <sub>pkg</sub>             | for Soldering           | Package Body for 10 s,<br>See Techbrief TB334                             | 260                  | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1.  $T_J = 25^{\circ}C$  to  $150^{\circ}C$ .

| V <sub>DSS</sub> | V <sub>DSS</sub> R <sub>DS(ON)</sub> MAX |      |
|------------------|------------------------------------------|------|
| 100 V            | 14 mΩ @ 10 V                             | 75 A |



#### **MARKING DIAGRAM**



&Z = Assembly Plant Code&3 = Data Code (Year & Week)

&K = Lot Code

75645P = Specific Device Code



**N-Channel MOSFET** 

#### **ORDERING INFORMATION**

| Device     | Package    | Shipping         |  |  |
|------------|------------|------------------|--|--|
| HUF75645P3 | TO-220-3LD | 800 Units / Tube |  |  |

# **ELECTRICAL SPECIFICATIONS** ( $T_C = 25^{\circ}C$ unless otherwise noted)

| Symbol              | Parameter                                 | Test Conditions                                                                                                          |                                                        | Min | Тур    | Max   | Unit |
|---------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----|--------|-------|------|
| OFF STAT            | E SPECIFICATIONS                          |                                                                                                                          |                                                        |     | •      |       |      |
| BV <sub>DSS</sub>   | Drain to Source Breakdown Voltage         | $I_D = 250 \mu A, V_{GS} = 0 V \text{ (Figure 11)}$                                                                      |                                                        | 100 | -      | -     | V    |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current           | $V_{DS} = 95 \text{ V}, V_{GS} = 0 \text{ V}$ $V_{DS} = 90 \text{ V}, V_{GS} = 0 \text{ V}, T_{C} = 150^{\circ}\text{C}$ |                                                        | -   | -      | 1     | μΑ   |
|                     |                                           |                                                                                                                          |                                                        | -   | _      | 250   | μΑ   |
| I <sub>GSS</sub>    | Gate to Source Leakage Current            | V <sub>GS</sub> = ±20 V                                                                                                  |                                                        | -   | _      | ±100  | nA   |
| ON STATE            | SPECIFICATIONS                            |                                                                                                                          |                                                        |     | •      |       |      |
| V <sub>GS(TH)</sub> | Gate to Source Threshold Voltage          | $V_{GS} = V_{DS}, I_{D} = 25$                                                                                            | 0 μA (Figure 10)                                       | 2   | _      | 4     | V    |
| R <sub>DS(ON)</sub> | Drain to Source On Resistance             | I <sub>D</sub> = 75 A, V <sub>GS</sub> = 10                                                                              | V (Figure 9)                                           | -   | 0.0115 | 0.014 | Ω    |
| THERMAL             | SPECIFICATIONS                            | •                                                                                                                        | •                                                      |     | •      |       |      |
| $R_{\theta JC}$     | Thermal Resistance Junction to Case       | TO-220                                                                                                                   |                                                        | _   | _      | 0.48  | °C/W |
| $R_{\theta JA}$     | Thermal Resistance Junction to Ambient    |                                                                                                                          |                                                        | -   | -      | 62    | °C/W |
| SWITCHIN            | G SPECIFICATIONS (V <sub>GS</sub> = 10 V) |                                                                                                                          |                                                        |     | •      |       |      |
| t <sub>ON</sub>     | Turn-On Time                              | $V_{DD} = 50 \text{ V}, I_{D} = 75 \text{ A}, V_{GS} = 10 \text{ V},$ $R_{GS} = 2.5 \Omega \text{ (Figures 18, 19)}$     |                                                        | -   | _      | 197   | ns   |
| t <sub>d(ON)</sub>  | Turn-On Delay Time                        |                                                                                                                          |                                                        | -   | 14     | _     | ns   |
| t <sub>r</sub>      | Rise Time                                 |                                                                                                                          |                                                        | -   | 117    | _     | ns   |
| t <sub>d(OFF)</sub> | Turn-Off Delay Time                       |                                                                                                                          |                                                        | -   | 41     | _     | ns   |
| t <sub>f</sub>      | Fall Time                                 |                                                                                                                          |                                                        | -   | 97     | -     | ns   |
| t <sub>OFF</sub>    | Turn-Off Time                             |                                                                                                                          |                                                        | -   | -      | 207   | ns   |
| GATE CHA            | ARGE SPECIFICATIONS                       |                                                                                                                          |                                                        |     | •      |       |      |
| Q <sub>g(TOT)</sub> | Total Gate Charge                         | V <sub>GS</sub> = 0 V to 20 V                                                                                            | $V_{DD} = 50 \text{ V},$                               | -   | 198    | 238   | nC   |
| Q <sub>g(10)</sub>  | Gate Charge at 10 V                       | $V_{GS} = 0 V \text{ to } 10 V$                                                                                          | $I_D = 75 \text{ A},$<br>$I_{q(REF)} = 1.0 \text{ mA}$ | -   | 106    | 127   | nC   |
| Q <sub>g(TH)</sub>  | Threshold Gate Charge                     | $V_{GS} = 0 V \text{ to } 2 V$                                                                                           | (Figure 42 4C 47)                                      |     | 6.8    | 8.2   | nC   |
| Q <sub>gs</sub>     | Gate to Source Gate Charge                |                                                                                                                          |                                                        | -   | 14     | -     | nC   |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge             | 1                                                                                                                        |                                                        | -   | 41     | _     | nC   |
| CAPACITA            | NCE SPECIFICATIONS                        | •                                                                                                                        |                                                        |     | -      |       |      |
| C <sub>ISS</sub>    | Input Capacitance                         | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V, f = 1 MHz<br>(Figure 12)                                                  |                                                        | _   | 3790   | _     | pF   |
| Coss                | Output Capacitance                        |                                                                                                                          |                                                        | _   | 810    | _     | pF   |
| C <sub>RSS</sub>    | Reverse Transfer Capacitance              |                                                                                                                          |                                                        | _   | 230    | _     | pF   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

# SOURCE TO DRAIN DIODE SPECIFICATIONS

| Symbol                   | Parameter                     | Test Conditions                                                 | Min | Тур | Max  | Unit |  |
|--------------------------|-------------------------------|-----------------------------------------------------------------|-----|-----|------|------|--|
| OFF STATE SPECIFICATIONS |                               |                                                                 |     |     |      |      |  |
| $V_{SD}$                 | Source to Drain Diode Voltage | I <sub>SD</sub> = 75 A                                          | -   | _   | 1.25 | V    |  |
|                          |                               | I <sub>SD</sub> = 35 A                                          | _   | _   | 1.00 | V    |  |
| t <sub>rr</sub>          | Reverse Recovery Time         | $I_{SD} = 75 \text{ A}, dI_{SD}/dt = 100 \text{ A/}\mu\text{s}$ | _   | _   | 145  | ns   |  |
| Q <sub>RR</sub>          | Reverse Recovered Charge      | $I_{SD} = 75 \text{ A}, dI_{SD}/dt = 100 \text{ A/}\mu\text{s}$ | _   | _   | 360  | nC   |  |

#### **TYPICAL PERFORMANCE CURVES**

ID, DRAIN CURRENT (A)



80 60 40 20 25 50 75 100 125 150 175 T<sub>C</sub>, CASE TEMPERATURE (°C)

Figure 1. Normalized Power Dissipation vs.

Case Temperature

Figure 2. Maximum Continuous Drain Current vs.

Case Temperature



Figure 3. Normalized Maximum Transient Thermal Impedance



Figure 4. Peak Current Capability

#### TYPICAL PERFORMANCE CURVES (CONTINUED)



Figure 5. Forward Bias Safe Operating Area



NOTE: Refer to **onsemi** Application Notes AN9321 and AN9322.

Figure 6. Unclamped Inductive Switching Capability



Figure 7. Transfer Characteristics



Figure 8. Saturation Characteristics



Figure 9. Normalized Drain to Source On Resistance vs.

Junction Temperature



Figure 10. Normalized Gate Threshold Voltage vs.

Junction Temperature

# TYPICAL PERFORMANCE CURVES (CONTINUED)



20000 10000 C, CAPACITANCE (pF) 1000 100 50 100 V<sub>DS</sub>, DRAIN TO SOURCE VOLTAGE (V)

Figure 11. Normalized Drain to Source Breakdown Voltage vs. Junction Temperature

Figure 12. Capacitance vs. Drain to Source Voltage



Figure 13. Gate Charge Waveforms for Constant **Gate Current** 

# **TEST CIRCUITS AND WAVEFORMS**



Figure 14. Unclamped Energy Test Circuit



**Figure 15. Unclamped Energy Waveforms** 



Figure 16. Gate Charge Test Circuit



Figure 17. Gate Charge Waveforms



Figure 18. Switching Time Test Circuit



Figure 19. Switching Time Waveforms

#### **PSPICE ELECTRICAL MODEL**

.SUBCKT HUF75645 2 1 3; rev 21 May 1999

CA 12 8 5.31e-9 CB 15 14 5.31e-9 CIN 6 8 3.56e-9

DBODY 7 5 DBODYMOD DBREAK 5 11 DBREAKMOD DPLCAP 10 5 DPLCAPMOD

EBREAK 11 7 17 18 115.5 EDS 14 8 5 8 1 EGS 13 8 6 8 1 ESG 6 10 6 8 1 EVTHRES 6 21 19 8 1 EVTEMP 20 6 18 22 1

IT 8 17 1

LDRAIN 2 5 1.0e-9 LGATE 1 9 5.1e-9 LSOURCE 3 7 4.4e-9

MMED 16 6 8 8 MMEDMOD MSTRO 16 6 8 8 MSTROMOD MWEAK 16 21 8 8 MWEAKMOD

RBREAK 17 18 RBREAKMOD 1 RDRAIN 50 16 RDRAINMOD 7.80e-3 RGATE 9 20 0.83 RLDRAIN 2 5 10 RLGATE 1 9 26 RLSOURCE 3 7 11 RSLC1 5 51 RSLCMOD 1e-6 RSLC2 5 50 1e3 RSOURCE 8 7 RSOURCEMOD 1.65e-3 RVTHRES 22 8 RVTHRESMOD 1 RVTEMP 18 19 RVTEMPMOD 1

S1A 6 12 13 8 S1AMOD S1B 13 12 13 8 S1BMOD S2A 6 15 14 13 S2AMOD S2B 13 15 14 13 S2BMOD

VBAT 22 19 DC 1

 $ESLC\ 51\ 50\ VALUE = \{(V(5,51)/ABS(V(5,51)))*(PWR(V(5,51)/(1e-6*205),3.5))\}$ 

```
.MODEL DBODYMOD D (IS = 3.00e-12 IKF = 19 RS = 1.78e-3 XTI = 5 TRS1 = 2.25e-3 TRS2 = 1.00e-5 CJO = 5.32e-9
TT = 7.4e - 8 M = 0.68)
.MODEL DBREAKMOD D (RS = 2.15e - 11KF = 1 TRS1 = 8e - 4TRS2 = 3e - 6)
.MODEL DPLCAPMOD D (CJO = 5.55e-9IS = 1e-30M = 0.98)
.MODEL MMEDMOD NMOS (VTO = 3.13 KP = 10 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 0.83)
.MODEL MSTROMOD NMOS (VTO = 3.51 \text{ KP} = 93 \text{ IS} = 1e-30 \text{ N} = 10 \text{ TOX} = 1 \text{ L} = 1 \text{ u} \text{ W} = 1 \text{ u})
.MODEL MWEAKMOD NMOS (VTO = 2.65 \text{ KP} = 0.11 \text{ IS} = 1e - 30 \text{ N} = 10 \text{ TOX} = 1 \text{ L} = 1u \text{ W} = 1u \text{ RG} = 8.33)
.MODEL RBREAKMOD RES (TC1 = 9.9e - 4TC2 = -1.3e - 6)
.MODEL RDRAINMOD RES (TC1 = 9.40e-3 TC2 = 2.93e-5)
.MODEL RSLCMOD RES (TC1 = 2.63e-3 TC2 = 1.05e-6)
.MODEL RSOURCEMOD RES (TC1 = 1e-3 TC2 = 1e-6)
.MODEL RVTHRESMOD RES (TC1 = -2.57e - 3 TC2 = -7.05e - 6)
.MODEL RVTEMPMOD RES (TC1 = -2.87e - 3TC2 = -2.21e - 6)
.MODEL S1AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -6.2 VOFF = -2.4)
.MODEL S1BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -2.4 VOFF = -6.2)
.MODEL S2AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -1.8 VOFF= 0.5)
.MODEL S2BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = 0.5 VOFF = -1.8)
```

#### .ENDS

NOTE: For further discussion of the PSPICE model, consult **A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options**; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley.



Figure 20.

#### SABER ELECTRICAL MODEL

```
REV 21 May 1999
template ta75645 n2,n1,n3
electrical n2,n1,n3
var i iscl
d..model dbodymod = (is = 3.00e-12, cjo = 5.32e-9, tt = 7.4e-8, xti = 5, m = 0.68)
d..model dbreakmod = ()
d..model dplcapmod = (cjo = 5.55e-9, is = 1e-30, vj=1.0, m = 0.8)
m..model mmedmod = (type=_n, vto = 3.13, kp = 10, is = 1e-30, tox = 1)
m..model mstrongmod = (type=_n, vto = 3.51, kp = 93, is = 1e-30, tox = 1)
m..model mweakmod = (type= n, vto = 2.65, kp = 0.11, is = 1e-30, tox = 1)
sw vcsp..model s1amod = (ron = 1e-5, roff = 0.1, von = -6.2, voff = -2.4)
sw vcsp..model s1bmod = (ron = 1e-5, roff = 0.1, von = -2.4, voff = -6.2)
sw_vcsp..model s2amod = (ron = 1e-5, roff = 0.1, von = -1.8, voff = 0.5)
sw_vcsp..model s2bmod = (ron = 1e-5, roff = 0.1, von = 0.5, voff = -1.8)
c.ca n12 n8 = 5.31e-9
c.cb n15 \ n14 = 5.31e-9
c.cin n6 n8 = 3.56e-9
d.dbody n7 n71 = model = dbodymod
d.dbreak n72 n11 = model=dbreakmod
d.dplcap n10 n5 = model = dplcap mod
i.it n8 n17 = 1
1.1drain n2 n5 = 1e-9
1.1gate n1 n9 = 5.1e-9
1.1source n3 n7 = 4.4e-9
m.mmed n16 n6 n8 n8 = model=mmedmod, l=1u, w=1u
m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u
m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u
res.rbreak n17 n18 = 1, tc1 = 9.9e-4, tc2 = -1.3e-6
res.rdbody n71 n5 = 1.78e-3, tc1 = 2.25e-3, tc2 = 1.e-5
res.rdbreak n72 n5 = 2.15e-1, tc1 = 8e-4, tc2 = 3e-6
res.rdrain n50 n16 = 7.8e-3, tc1 = 9.4e-3, tc2 = 2.93e-5
res.rgate n9 n20 = 0.83
res.rldrain n2 n5 = 10
res.rlgate n1 n9 = 26
res.rlsource n3 n7 = 11
res.rslc1 n5 n51 = 1e-6, tc1 = 2.63e-3, tc2 = 1.05e-6
res.rslc2 n5 n50 = 1e3
res.rsource n8 n7 = 1.65e-3, tc1 = 1e-3, tc2 = 1e-6
res.rvtemp n18 n19 = 1, tc1 = -2.87e-3, tc2 = -2.21e-6
res.rvthres n22 n8 = 1, tc1 = -2.57e-3, tc2 = -7.05e-6
spe.ebreak n11 n7 n17 n18 = 115.5
spe.eds n14 \ n8 \ n5 \ n8 = 1
spe.egs n13 \ n8 \ n6 \ n8 = 1
spe.esg n6 n10 n6 n8 = 1
spe.evtemp n20 \ n6 \ n18 \ n22 = 1
spe.evthres n6 n21 n19 n8 = 1
```

```
 sw_v csp.s1a \ n6 \ n12 \ n13 \ n8 = model = s1amod \\ sw_v csp.s1b \ n13 \ n12 \ n13 \ n8 = model = s1bmod \\ sw_v csp.s2a \ n6 \ n15 \ n14 \ n13 = model = s2amod \\ sw_v csp.s2b \ n13 \ n15 \ n14 \ n13 = model = s2bmod \\ v.vbat \ n22 \ n19 = dc = 1 \\ equations \{ \\ i \ (n51 -> n50) \ += iscl \\ iscl: \ v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/205))** 3.5)) \} \\ \}
```



Figure 21.

#### JUNCTION SPICE THERMAL MODEL th REV 28 July 1999 HUF75645T RTHERM1 CTHERM1 CTHERM1 th 6 8.80e-3 CTHERM2 6 5 2.50e-2 CTHERM3 5 4 2.70e-2 6 CTHERM4 4 3 3.70e-2 CTHERM5 3 2 4.40e-2 CTHERM6 2 tl 3.40e-1 RTHERM2 CTHERM2 RTHERM1 th 6 1.20e-2 RTHERM2 6 5 3.00e-2 5 RTHERM3 5 4 4.30e-2 RTHERM4 4 3 8.80e-2 RTHERM5 3 2 9.90e-2 RTHERM3 CTHERM3 RTHERM6 2 tl 1.10e-1 **SABER THERMAL MODEL** 4 SABER thermal model HUF75645T RTHERM4 CTHERM4 template thermal\_model th tl thermal c th, tl 3 ctherm.ctherm1 th 6 = 8.80e-3ctherm.ctherm2 6.5 = 2.50e-2RTHERM5 CTHERM5 ctherm.ctherm3 5 4 = 2.70e-2ctherm.ctherm $4\ 4\ 3 = 3.70e-2$ 2 ctherm.ctherm5 $3\ 2 = 4.40e-2$ ctherm.ctherm6 2 tl = 3.40e-1RTHERM6 CTHERM6 rtherm.rtherm1 th 6 = 1.20e-2rtherm.rtherm2 6 5 = 3.00e-2rtherm.rtherm3 5 4 = 4.30e-2rtherm.rtherm4 4 3 = 8.80e-2rtherm.rtherm5 3 2 = 9.90e-2rtherm.rtherm6 2 tl = 1.10e-1CASE

PSPICE is a trademark of MicroSim Corporation.

Saber is a registered trademark of Sabremark Limited Partnership.

}

Figure 22.





#### TO-220-3LD CASE 340AT ISSUE B

#### **DATE 08 AUG 2022**



| DOCUMENT NUMBER: 98AON13818G |            | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:                 | TO-220-3LD |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales