

# Quad Analog Switch/Quad Multiplexer

# MC14066B

The MC14066B consists of four independent switches capable of controlling either digital or analog signals. This quad bilateral switch is useful in signal gating, chopper, modulator, demodulator and CMOS logic implementation.

The MC14066B is designed to be pin-for-pin compatible with the MC14016B, but has much lower ON resistance. Input voltage swings as large as the full supply voltage can be controlled via each independent control input.

#### **Features**

- Triple Diode Protection on All Control Inputs
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Linearized Transfer Characteristics
- Low Noise 12 nV/ $\sqrt{\text{Cycle}}$ , f  $\geq$  1.0 kHz typical
- Pin-for-Pin Replacement for CD4016, CD4016, MC14016B
- For Lower R<sub>ON</sub>, Use The HC4066 High-Speed CMOS Device
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

#### **MAXIMUM RATINGS** (Voltages Referenced to V<sub>SS</sub>)

| Symbol                             | Parameter                                          | Value                         | Unit |
|------------------------------------|----------------------------------------------------|-------------------------------|------|
| $V_{DD}$                           | DC Supply Voltage Range                            | -0.5 to +18.0                 | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient)    | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| l <sub>in</sub>                    | Input Current (DC or Transient)<br>per Control Pin | ±10                           | mA   |
| I <sub>SW</sub>                    | Switch Through Current                             | ±25                           | mA   |
| P <sub>D</sub>                     | Power Dissipation, per Package (Note 1)            | 500                           | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                          | -55 to +125                   | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                          | -65 to +150                   | °C   |
| TL                                 | Lead Temperature (8-Second Soldering)              | 260                           | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Temperature Derating: "D/DW" Packages: -7.0 mW/°C From 65 °C To 125 °C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ 

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.







SOIC-14 D SUFFIX CASE 751A SOEIAJ-14 F SUFFIX CASE 965 TSSOP-14 DT SUFFIX CASE 948G

#### **PIN ASSIGNMENT**



# **MARKING DIAGRAMS**





A = Assembly Location
WL, L = Wafer Lot
YY, Y = Year
WW, W = Work Week
G or = Pb-Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet.

NOTE: Some of the devices on this data sheet have been **DISCONTINUED**. Please refer to the table on page 8.

# **BLOCK DIAGRAM**



# LOGIC DIAGRAM AND TRUTH TABLE

(1/4 OF DEVICE SHOWN)



# **CIRCUIT SCHEMATIC**

(1/4 OF CIRCUIT SHOWN)



#### **ELECTRICAL CHARACTERISTICS**

|                                                                                      |                            |                 |                                                                                                                                                                                                                                 | -55 °C           |                    |                  | 25 °C                                     |                    | 125              | s °C               |                  |
|--------------------------------------------------------------------------------------|----------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------|------------------|-------------------------------------------|--------------------|------------------|--------------------|------------------|
|                                                                                      |                            |                 |                                                                                                                                                                                                                                 |                  |                    |                  | Typ                                       |                    |                  |                    | ]                |
| Characteristic                                                                       | Symbol                     | V <sub>DD</sub> | Test Conditions                                                                                                                                                                                                                 | Min              | Max                | Min              | (Note 2)                                  | Max                | Min              | Max                | Unit             |
| SUPPLY REQUIREMENTS (\                                                               |                            | ferenc          | ed to V <sub>EE</sub> )<br>I                                                                                                                                                                                                    |                  | 1 40               |                  | I                                         | 10                 | 0.0              | 40                 | .,               |
| Power Supply Voltage<br>Range                                                        | V <sub>DD</sub>            | _               |                                                                                                                                                                                                                                 | 3.0              | 18                 | 3.0              | _                                         | 18                 | 3.0              | 18                 | V                |
| Quiescent Current Per<br>Package                                                     | I <sub>DD</sub>            | 5.0<br>10<br>15 | $\begin{split} & \text{Control Inputs:} \\ & V_{in} = V_{SS} \text{ or } V_{DD}, \\ & \text{Switch I/O: } V_{SS} \leq V_{I/O} \\ & \leq V_{DD}, \text{ and} \\ & \Delta V_{switch} \leq 500 \text{ mV} \ ^{(3)} \end{split}$    | -<br>-<br>-      | 0.25<br>0.5<br>1.0 | -                | 0.005<br>0.010<br>0.015                   | 0.25<br>0.5<br>1.0 | 1 1 1            | 7.5<br>15<br>30    | μΑ               |
| Total Supply Current<br>(Dynamic Plus Quiescent,<br>Per Package                      | I <sub>D(AV)</sub>         | 5.0<br>10<br>15 | $T_A = 25~^{\circ}\text{C}$ only The channel component, $(V_{in} - V_{out})/R_{on}$ , is not included.)                                                                                                                         |                  | Typical            | (0.2             | 7 μΑ/kHz) f<br>0 μΑ/kHz) f<br>6 μΑ/kHz) f | + I <sub>DD</sub>  |                  |                    | μΑ               |
| CONTROL INPUTS (Voltages                                                             | s Reference                | ed to V         | SS)                                                                                                                                                                                                                             |                  |                    |                  |                                           |                    |                  |                    |                  |
| Low-Level Input Voltage                                                              | V <sub>IL</sub>            | 5.0<br>10<br>15 | R <sub>on</sub> = per spec,<br>I <sub>off</sub> = per spec                                                                                                                                                                      |                  | 1.5<br>3.0<br>4.0  | -<br>-<br>-      | 2.25<br>4.50<br>6.75                      | 1.5<br>3.0<br>4.0  | 1 1 1            | 1.5<br>3.0<br>4.0  | V                |
| High-Level Input Voltage                                                             | V <sub>IH</sub>            | 5.0<br>10<br>15 | R <sub>on</sub> = per spec,<br>I <sub>off</sub> = per spec                                                                                                                                                                      | 3.5<br>7.0<br>11 | -<br>-<br>-        | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25                      | -<br>-<br>-        | 3.5<br>7.0<br>11 | -<br>-<br>-        | V                |
| Input Leakage Current                                                                | l <sub>in</sub>            | 15              | V <sub>in</sub> = 0 or V <sub>DD</sub>                                                                                                                                                                                          | -                | ±0.1               | _                | ±0.00001                                  | ±0.1               | -                | ±1.0               | μΑ               |
| Input Capacitance                                                                    | C <sub>in</sub>            | -               |                                                                                                                                                                                                                                 | -                | -                  | _                | 5.0                                       | 7.5                | -                | -                  | pF               |
| SWITCHES IN AND OUT (Vo                                                              | Itages Refe                | renced          | I to V <sub>SS</sub> )                                                                                                                                                                                                          | •                |                    |                  | •                                         |                    |                  | -                  |                  |
| Recommended<br>Peak-to-Peak Voltage Into<br>or Out of the Switch                     | V <sub>I/O</sub>           | -               | Channel On or Off                                                                                                                                                                                                               | 0                | V <sub>DD</sub>    | 0                | -                                         | V <sub>DD</sub>    | 0                | V <sub>DD</sub>    | V <sub>p-p</sub> |
| Recommended Static or<br>Dynamic Voltage Across<br>the Switch (Note 3)<br>(Figure 1) | $\Delta V_{\text{switch}}$ | -               | Channel On                                                                                                                                                                                                                      | 0                | 600                | 0                | -                                         | 600                | 0                | 300                | mV               |
| Output Offset Voltage                                                                | Voo                        | -               | V <sub>in</sub> = 0 V, No Load                                                                                                                                                                                                  | -                | _                  | -                | 10                                        | -                  | -                | -                  | μV               |
| ON Resistance                                                                        | R <sub>on</sub>            | 5.0<br>10<br>15 | $\begin{array}{l} \Delta V_{\text{Switch}} \leq 500 \text{ mV}^{(3)}, \\ V_{\text{in}} = V_{\text{IL}} \text{ or } V_{\text{IH}} \\ \text{(Control), and } V_{\text{in}} = \\ 0 \text{ to } V_{DD} \text{(Switch)} \end{array}$ | -<br>-<br>-      | 800<br>400<br>220  | -<br>-<br>-      | 250<br>120<br>80                          | 1050<br>500<br>280 | -<br>-<br>-      | 1200<br>520<br>300 | Ω                |
| ΔON Resistance Between Any Two Channels in the Same Package                          | $\Delta R_{on}$            | 5.0<br>10<br>15 |                                                                                                                                                                                                                                 | -<br>-<br>-      | 70<br>50<br>45     |                  | 25<br>10<br>10                            | 70<br>50<br>45     | 1 1 1            | 135<br>95<br>65    | Ω                |
| Off-Channel Leakage<br>Current (Figure 6)                                            | I <sub>off</sub>           | 15              | V <sub>in</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>(Control) Channel to<br>Channel or Any One<br>Channel                                                                                                                   | _                | ±100               | -                | ±0.05                                     | ±100               | -                | ±1000              | nA               |
| Capacitance, Switch I/O                                                              | C <sub>I/O</sub>           | _               | Switch Off                                                                                                                                                                                                                      | _                | _                  | _                | 10                                        | 15                 | _                | _                  | pF               |
| Capacitance, Feedthrough (Switch Off)                                                | C <sub>I/O</sub>           | 1 1             |                                                                                                                                                                                                                                 | -                | -                  | -                | 0.47                                      | _                  | ı                | -                  | pF               |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Data labeled "Typ" is not to be used for design purposes, but is intended as an indication of the IC's potential performance.

<sup>2.</sup> So voltage drops across the switch (ΔV<sub>switch</sub>) > 600 mV ( > 300 mV at high temperature), excessive V<sub>DD</sub> current may be drawn; i.e. the current out of the switch may contain both V<sub>DD</sub> and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded. (See first page of this data sheet.)

# **ELECTRICAL CHARACTERISTICS** (Note 4) ( $C_L$ = 50 pF, $T_A$ = 25 $^{\circ}C$ unless otherwise noted.)

| Characteristic                                                                                                                                                                           | Symbol                              | V <sub>DD</sub><br>Vdc | Min         | Typ<br>(Note 5) | Max             | Unit       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------|-------------|-----------------|-----------------|------------|
| Propagation Delay Times $V_{SS} = 0 \text{ Vdc}$ Input to Output (R <sub>L</sub> = 10 k $\Omega$ ) $t_{PLH}, t_{PHL} = (0.17 \text{ ns/pF}) \text{ C}_L + 15.5 \text{ ns}$               | t <sub>PLH</sub> , t <sub>PHL</sub> | 5.0                    | -           | 20              | 40              | ns         |
| $t_{PLH}$ , $t_{PHL}$ = (0.08 ns/pF) $C_L$ + 6.0 ns $t_{PLH}$ , $t_{PHL}$ = (0.06 ns/pF) $C_L$ + 4.0 ns                                                                                  |                                     | 10<br>15               | -           | 10<br>7.0       | 20<br>15        |            |
| Control to Output ( $R_L = 1 \text{ k}\Omega$ ) (Figure 2)<br>Output "1" to High Impedance                                                                                               | tpHZ                                | 5.0<br>10<br>15        | -<br>-<br>- | 40<br>35<br>30  | 80<br>70<br>60  | ns         |
| Output "0" to High Impedance                                                                                                                                                             | t <sub>PLZ</sub>                    | 5.0<br>10<br>15        | -<br>-<br>- | 40<br>35<br>30  | 80<br>70<br>60  | ns         |
| High Impedance to Output "1"                                                                                                                                                             | t <sub>PZH</sub>                    | 5.0<br>10<br>15        | -<br>-<br>- | 60<br>20<br>15  | 120<br>40<br>30 | ns         |
| High Impedance to Output "0"                                                                                                                                                             | t <sub>PZL</sub>                    | 5.0<br>10<br>15        | -<br>-<br>- | 60<br>20<br>15  | 120<br>40<br>30 | ns         |
| Second Harmonic Distortion $V_{SS} = -5 \text{ Vdc}$ (V <sub>in</sub> = 1.77 Vdc, RMS Centered @ 0.0 Vdc, $R_L = 10 \text{ k}\Omega$ , f = 1.0 kHz)                                      | -                                   | 5.0                    | -           | 0.1             | -               | %          |
| Bandwidth (Switch ON) (Figure 3) $ (R_L = 1 \text{ k}\Omega, 20 \text{ Log } (V_{out}/V_{in}) = -3 \text{ dB}, C_L = 50 \text{ pF}, \\ V_{in} = 5 \text{ V}_{p-p}) $                     | -                                   | 5.0                    | -           | 65              | -               | MHz        |
|                                                                                                                                                                                          | -                                   | 5.0                    | -           | - 50            | -               | dB         |
|                                                                                                                                                                                          | _                                   | 5.0                    | -           | <b>–</b> 50     | _               | dB         |
| Crosstalk, Control Input to Signal Output (Figure 5) $V_{SS} = -5 \text{ Vdc}$ $(R_1 = 1 \text{ k}\Omega, R_L = 10 \text{ k}\Omega, \text{ Control } t_{TLH} = t_{THL} = 20 \text{ ns})$ | -                                   | 5.0                    | -           | 300             | -               | $mV_{p-p}$ |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. The formulas given are for the typical characteristics only at 25 °C.

5. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

# **TEST CIRCUITS**



Figure 1.  $\Delta V$  Across Switch



Figure 2. Turn-On Delay Time Test Circuit and Waveforms

 $V_C = V_{DD}$  FOR BANDWIDTH TEST  $V_C = V_{SS}$  FOR FEEDTHROUGH TEST



Figure 3. Bandwidth and Feedthrough Attenuation



Figure 4. Channel Separation



Figure 5. Crosstalk, Control to Output



Figure 6. Off Channel Leakage



Figure 7. Channel Resistance (R<sub>ON</sub>) Test Circuit

# TYPICAL RESISTANCE CHARACTERISTICS



Figure 8.  $V_{DD} = 7.5 \text{ V}, V_{SS} = -7.5 \text{ V}$ 



Figure 9.  $V_{DD} = 5.0 \text{ V}, V_{SS} = -5.0 \text{ V}$ 



Figure 10.  $V_{DD}$  = 2.5 V,  $V_{SS}$  = - 2.5 V



Figure 11. Comparison at 25  $^{\circ}$ C,  $V_{DD}$  =  $-V_{SS}$ 

#### APPLICATIONS INFORMATION

Figure A illustrates use of the Analog Switch. The 0-to-5 V digital control signal is used to directly control a 5 V peak-to-peak analog signal.

The digital control logic levels are determined by  $V_{DD}$  and  $V_{SS}$ . The  $V_{DD}$  voltage is the logic high voltage, the  $V_{SS}$  voltage is logic low. For the example,  $V_{DD} = +5 \ V = logic$  high at the control inputs;  $V_{SS} = GND = 0 \ V = logic$  low.

The maximum analog signal level is determined by  $V_{DD}$  and  $V_{SS}$ . The analog voltage must not swing higher than  $V_{DD}$  or lower than  $V_{SS}$ .

The example shows a 5 V peak-to-peak signal which allows no margin at either peak. If voltage transients above

 $V_{DD}$  and/or below  $V_{SS}$  are anticipated on the analog channels, external diodes  $(D_x)$  are recommended as shown in Figure B. These diodes should be small signal types able to absorb the maximum anticipated current surges during clipping.

The *absolute* maximum potential difference between  $V_{DD}$  and  $V_{SS}$  is 18 V. Most parameters are specified up to 15 V which is the *recommended* maximum difference between  $V_{DD}$  and  $V_{SS}$ .



Figure A. Application Example



Figure B. External Germanium or Schottky Clipping Diodes

# **ORDERING INFORMATION**

| Device          | Package               | Shipping <sup>†</sup> |
|-----------------|-----------------------|-----------------------|
| MC14066BDG      | SOIC-14<br>(Pb-Free)  | 55 Units / Rail       |
| MC14066BDR2G    | SOIC-14<br>(Pb-Free)  | 2500 / Tape & Reel    |
| NLV14066BDR2G*  | SOIC-14<br>(Pb-Free)  | 2500 / Tape & Reel    |
| MC14066BDTR2G   | TSSOP-14<br>(Pb-Free) | 2500 / Tape & Reel    |
| NLV14066BDTR2G* | TSSOP-14<br>(Pb-Free) | 2500 / Tape & Reel    |

### **DISCONTINUED** (Note 6)

| NLV14066BDG* | SOIC-14<br>(Pb-Free)   | 55 Units / Rail    |
|--------------|------------------------|--------------------|
| MC14066BFELG | SOEIAJ-14<br>(Pb-Free) | 2000 / Tape & Reel |

<sup>†</sup> For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <a href="https://example.com/BRD8011/D">BRD8011/D</a>.

NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

<sup>6.</sup> **DISCONTINUED:** These devices are not recommended for new design. Please contact your **onsemi** representative for information. The most current information on these devices may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>.

# **REVISION HISTORY**

| Revision | Description of Changes                                                                                        | Date      |
|----------|---------------------------------------------------------------------------------------------------------------|-----------|
| 11       | Rebranded the Data Sheet to <b>onsemi</b> format.<br>NLV14066BDG and MC14066BFELG OPN Marked as Discontinued. | 8/26/2025 |

This document has undergone updates prior to the inclusion of this revision history table. The changes tracked here only reflect updates made on the noted approval dates.





SOEIAJ-14 CASE 965-01 **ISSUE B** 

**DATE 29 FEB 2008** 

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR
- AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.

  4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

  5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION.

  DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018).

|                | MILLIMETERS |       | INCHES    |       |  |
|----------------|-------------|-------|-----------|-------|--|
| DIM            | MIN         | MAX   | MIN       | MAX   |  |
| Α              |             | 2.05  |           | 0.081 |  |
| A <sub>1</sub> | 0.05        | 0.20  | 0.002     | 0.008 |  |
| b              | 0.35        | 0.50  | 0.014     | 0.020 |  |
| C              | 0.10        | 0.20  | 0.004     | 0.008 |  |
| D              | 9.90        | 10.50 | 0.390     | 0.413 |  |
| Е              | 5.10        | 5.45  | 0.201     | 0.215 |  |
| е              | 1.27        | BSC   | 0.050 BSC |       |  |
| HE             | 7.40        | 8.20  | 0.291     | 0.323 |  |
| L              | 0.50        | 0.85  | 0.020     | 0.033 |  |
| LE             | 1.10        | 1.50  | 0.043     | 0.059 |  |
| M              | 0 °         | 10 °  | 0 °       | 10 °  |  |
| $Q_1$          | 0.70        | 0.90  | 0.028     | 0.035 |  |
| Z              |             | 1.42  |           | 0.056 |  |

| 14                                             | M° Q <sub>1</sub> DETAIL P |
|------------------------------------------------|----------------------------|
| VIEV  A  A  A  D  O.13 (0.005) M  O.10 (0.004) | VP                         |

| DOCUMENT NUMBER: | 98ASH70108A  | Electronic versions are uncontrolled except when accessed directly from the Document Reprinted versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | 14 LD SOEIAJ |                                                                                                                                                                        | PAGE 1 OF 1 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





△ 0.10

SOIC-14 NB CASE 751A-03 ISSUE L

**DATE 03 FEB 2016** 









- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  - ASME Y14.5M, 1994.
    CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT
- MAXIMUM MATERIAL CONDITION.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.
- 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE

|     | MILLIM | IETERS | INCHES |       |  |
|-----|--------|--------|--------|-------|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |
| Α   | 1.35   | 1.75   | 0.054  | 0.068 |  |
| A1  | 0.10   | 0.25   | 0.004  | 0.010 |  |
| АЗ  | 0.19   | 0.25   | 0.008  | 0.010 |  |
| b   | 0.35   | 0.49   | 0.014  | 0.019 |  |
| D   | 8.55   | 8.75   | 0.337  | 0.344 |  |
| Е   | 3.80   | 4.00   | 0.150  | 0.157 |  |
| е   | 1.27   | BSC    | 0.050  | BSC   |  |
| Н   | 5.80   | 6.20   | 0.228  | 0.244 |  |
| h   | 0.25   | 0.50   | 0.010  | 0.019 |  |
| L   | 0.40   | 1.25   | 0.016  | 0.049 |  |
| M   | 0 °    | 7°     | 0 °    | 7°    |  |

# **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code Α = Assembly Location

WL = Wafer Lot Υ = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

# **SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

C SEATING PLANE

## **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                               | PAGE 1 OF 2 |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# SOIC-14 CASE 751A-03 ISSUE L

# DATE 03 FEB 2016

| STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                         | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE                                                                | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                     | PAGE 2 OF 2 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

**DATE 17 FEB 2016** 





- NOTES.

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD
- FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE
- INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL
- INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.

  DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.

  TERMINAL NUMBERS ARE SHOWN FOR DEEEDENIC OMITY.
- REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE
- DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| С   |             | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| Н   | 0.50        | 0.60 | 0.020     | 0.024 |
| J   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40 BSC    |      | 0.252 BSC |       |
| м   | o °         | 8 °  | o °       | a °   |

### **GENERIC MARKING DIAGRAM\***



= Assembly Location

L = Wafer Lot = Year = Work Week W

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

## **RECOMMENDED SOLDERING FOOTPRINT\***

| -           | 7.06                    |
|-------------|-------------------------|
| 1           |                         |
|             |                         |
|             |                         |
|             | -                       |
|             |                         |
| J           | PITCH                   |
| 14X<br>0.36 | _==+                    |
| 0.36 - 1.26 | DIMENSIONS: MILLIMETERS |

\*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98ASH70246A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSSOP-14 WB |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales