# Low-Voltage CMOS Quad 2-Input Multiplexer MC74LCX257 ## With 5.0 V-Tolerant Inputs and Outputs (3-State, Non-Inverting) The MC74LCX257 is a high performance, quad 2-input multiplexer with 3-state outputs operating from a 2.3 to 3.6 V supply. High impedance TTL compatible inputs significantly reduce current loading to input drivers while TTL compatible outputs offer improved switching noise performance. A $V_{\rm I}$ specification of 5.5 V allows MC74LCX257 inputs to be safely driven from 5.0 V devices. Four bits of data from two sources can be selected using the Select input. The four outputs present the selected data in the true (non-inverted) form. The outputs may be switched to a high impedance state by placing a logic HIGH on the Output Enable $(\overline{OE})$ input. Current drive capability is 24 mA at the outputs. #### **Features** - Designed for 2.3 to 3.6 V V<sub>CC</sub> Operation - 5.0 V Tolerant Interface Capability with 5.0 V TTL Logic - Supports Live Insertion and Withdrawal - $I_{OFF}$ Specification Guarantees High Impedance When $V_{CC} = 0 V$ - LVTTL Compatible - LVCMOS Compatible - 24 mA Balanced Output Sink and Source Capability - Near Zero Static Supply Current in All Three Logic States (10 $\mu A$ ) Substantially Reduces System Power Requirements - Latchup Performance Exceeds 500 mA - ESD Performance: - ♦ Human Body Model >2000 V - ♦ Machine Model >200 V - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant 1 SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F #### MARKING DIAGRAM A = Assembly Location WL, L = Wafer Lot Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 3 of this data sheet. #### MC74LCX257 Figure 1. Pinout: 16-Lead Plastic Package (Top View) Figure 2. Logic Diagram #### **PIN NAMES** | Pins | Function | |------|----------------------| | l0n | Source 0 Data Inputs | | l1n | Source 1 Data Inputs | | ŌĒ | Output Enable Input | | S | Select Input | | Zn | Outputs | #### **TRUTH TABLE** | | Inp | Outputs | | | |----|-----|---------|-----|----| | ŌĒ | S | l0n | l1n | Zn | | Н | Х | Х | Х | Z | | L | Н | Х | L | L | | L | Н | Х | Н | Н | | L | L | L | Х | L | | L | L | Н | Х | Н | H = High Voltage Level Low Voltage Level X = High or Low Voltage Level and Transitions are Acceptable Z = High Impedance State For ICC reasons, DO NOT FLOAT Inputs #### MC74LCX257 #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Condition | Units | |------------------|----------------------------------|-----------------------------------|--------------------------------------|-------| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to +7.0 | | V | | VI | DC Input Voltage | $-0.5 \le V_{\parallel} \le +7.0$ | | V | | Vo | DC Output Voltage | $-0.5 \le V_{\parallel} \le +7.0$ | Output in 3-State | V | | | | $-0.5 \le V_{O} \le V_{CC} + 0.5$ | Output in HIGH or LOW State (Note 1) | V | | I <sub>IK</sub> | DC Input Diode Current | -50 | V <sub>I</sub> < GND | mA | | I <sub>OK</sub> | DC Output Diode Current | -50 | V <sub>O</sub> < GND | mA | | | | +50 | V <sub>O</sub> > V <sub>CC</sub> | mA | | Io | DC Output Source/Sink Current | ±50 | | mA | | I <sub>CC</sub> | DC Supply Current Per Supply Pin | ±100 | | mA | | I <sub>GND</sub> | DC Ground Current Per Ground Pin | ±100 | | mA | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | | °C | | MSL | Moisture Sensitivity | | Level 1 | | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Туре | Max | Units | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------|------------------------|-------| | V <sub>CC</sub> | Supply Voltage Operating Data Retention Only | 2.0<br>1.5 | 2.5, 3.3<br>2.5, 3.3 | 3.6<br>3.6 | V | | VI | Input Voltage | 0 | | 5.5 | V | | Vo | Output Voltage (HIGH or LOW State) (3-State) | 0<br>0 | | V <sub>CC</sub><br>5.5 | V | | Іон | $\begin{array}{l} \mbox{HIGH Level Output Current} \\ \mbox{$V_{CC} = 3.0 \ V - 3.6 \ V$} \\ \mbox{$V_{CC} = 2.7 \ V - 3.0 \ V$} \\ \mbox{$V_{CC} = 2.3 \ V - 2.7 \ V$} \end{array}$ | | | -24<br>-12<br>-8 | mA | | I <sub>OL</sub> | LOW Level Output Current V <sub>CC</sub> = 3.0 V - 3.6 V V <sub>CC</sub> = 2.7 V - 3.0 V V <sub>CC</sub> = 2.3 V - 2.7 V | | | +24<br>+12<br>+8 | mA | | T <sub>A</sub> | Operating Free-Air Temperature | -40 | | +85 | °C | | Δt/ΔV | Input Transition Rise or Fall Rate, V <sub>IN</sub> from 0.8 V to 2.0 V, V <sub>CC</sub> = 3.0 V | 0 | | 10 | ns/V | #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-----------------|-----------------------|-----------------------| | MC74LCX257DR2G | SOIC-16<br>(Pb-Free) | 2500 Tape & Reel | | MC74LCX257DTG | TSSOP-16<br>(Pb-Free) | 96 Units / Rail | | MC74LCX257DTR2G | TSSOP-16<br>(Pb-Free) | 2500 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>1.</sup> I<sub>O</sub> absolute maximum rating must be observed. #### MC74LCX257 #### DC ELECTRICAL CHARACTERISTICS | | | | T <sub>A</sub> = -40°C | | | |------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------|------|-------| | Symbol | Characteristic | Condition | Min | Max | Units | | V <sub>IH</sub> | HIGH Level Input Voltage (Note 2) | 2.3 V ≤ V <sub>CC</sub> ≤ 2.7 V | 1.7 | | V | | | | 2.7 V ≤ V <sub>CC</sub> ≤ 3.6 V | 2.0 | | | | V <sub>IL</sub> | LOW Level Input Voltage (Note 2) | 2.3 V ≤ V <sub>CC</sub> ≤ 2.7 V | | 0.7 | V | | | | 2.7 V ≤ V <sub>CC</sub> ≤ 3.6 V | | 8.0 | 1 | | V <sub>OH</sub> | HIGH Level Output Voltage | $2.3 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}; \text{I}_{OH} = -100 \mu\text{A}$ | V <sub>CC</sub> - 0.2 | | V | | | | $V_{CC} = 2.3 \text{ V; } I_{OH} = -8 \text{ mA}$ | 1.8 | | 1 | | | | V <sub>CC</sub> = 2.7 V; I <sub>OH</sub> = -12 mA | 2.2 | | 1 | | | | V <sub>CC</sub> = 3.0 V; I <sub>OH</sub> = -18 mA | 2.4 | | 1 | | | | V <sub>CC</sub> = 3.0 V; I <sub>OH</sub> = -24 mA | 2.2 | | | | V <sub>OL</sub> | LOW Level Output Voltage | $2.3 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}; \text{I}_{OL} = 100 \mu\text{A}$ | | 0.2 | V | | | | V <sub>CC</sub> = 2.3 V; I <sub>OL</sub> = 8 mA | | 0.6 | | | | | V <sub>CC</sub> = 2.7 V; I <sub>OL</sub> = 12 mA | | 0.4 | | | | | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 16 mA | | 0.4 | | | | | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 24 mA | | 0.55 | | | l <sub>OZ</sub> | 3-State Output Current | $V_{CC} = 3.6 \text{ V}, V_{IN} = V_{IH} \text{ or } V_{IL}, V_{OUT} = 0 \text{ to } 5.5 \text{ V}$ | | ±5 | μА | | I <sub>OFF</sub> | Power Off Leakage Current | V <sub>CC</sub> = 0, V <sub>IN</sub> = 5.5 V or V <sub>OUT</sub> = 5.5 V | | 10 | μΑ | | I <sub>IN</sub> | Input Leakage Current | V <sub>CC</sub> = 3.6 V, V <sub>IN</sub> = 5.5 V or GND | | ±5 | μΑ | | I <sub>CC</sub> | Quiescent Supply Current | V <sub>CC</sub> = 3.6 V, V <sub>IN</sub> = 5.5 V or GND | | 10 | μΑ | | $\Delta I_{CC}$ | Increase in I <sub>CC</sub> per Input | 2.3 ≤ V <sub>CC</sub> ≤ 3.6 V; V <sub>IH</sub> = V <sub>CC</sub> – 0.6 V | | 500 | μΑ | <sup>2.</sup> These values of V<sub>I</sub> are used to test DC electrical characteristics only. #### AC CHARACTERISTICS $t_R$ = $t_F$ = 2.5 ns; $R_L$ = 500 $\Omega$ | | | | Limits | | | | | | | |--------------------------------------|---------------------------------------------|----------|-----------------------|-----------------------------------------------|-------------------|------------|-----------------------|------------|-------| | | | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | | | | | | | | V <sub>CC</sub> = 3.3 | V ± 0.3 V | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> = 2.5 | V ± 0.2 V | | | | | | C <sub>L</sub> = | 50 pF | C <sub>L</sub> = | 50 pF | C <sub>L</sub> = | 30 pF | | | Symbol | Parameter | Waveform | Min | Max | Min | Max | Min | Max | Units | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>In to Zn | 1 | 1.5<br>1.5 | 6.0<br>6.0 | 1.5<br>1.5 | 6.5<br>6.5 | 1.5<br>1.5 | 7.2<br>7.2 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>S to Zn | 1, 2 | 1.5<br>1.5 | 7.0<br>7.0 | 1.5<br>1.5 | 8.5<br>8.5 | 1.5<br>1.5 | 9.1<br>9.1 | ns | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time to<br>High and Low Level | 3 | 1.5<br>1.5 | 7.0<br>7.0 | 1.5<br>1.5 | 8.5<br>8.5 | 1.5<br>1.5 | 9.1<br>9.1 | ns | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable Time from High and Low Level | 3 | 1.5<br>1.5 | 5.5<br>5.5 | 1.5<br>1.5 | 6.0<br>6.0 | 1.5<br>1.5 | 6.6<br>6.6 | ns | | toshl<br>toslh | Output-to-Output Skew (Note 3) | | | 1.0<br>1.0 | | | | | ns | <sup>3.</sup> Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>); parameter guaranteed by design. #### **DYNAMIC SWITCHING CHARACTERISTICS** | | | | T <sub>A</sub> = +25°C | | | | |------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------|-----|-------| | Symbol | Characteristic | Condition | Min | Тур | Max | Units | | V <sub>OLP</sub> | Dynamic LOW Peak Voltage<br>(Note 4) | $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{ V}, V_{IL} = 0 \text{ V} $ $V_{CC} = 2.5 \text{ V}, C_L = 30 \text{ pF}, V_{IH} = 2.5 \text{ V}, V_{IL} = 0 \text{ V}$ | | 0.8<br>0.6 | | V | | V <sub>OLV</sub> | Dynamic LOW Valley Voltage (Note 4) | $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{ V}, V_{IL} = 0 \text{ V}$<br>$V_{CC} = 2.5 \text{ V}, C_L = 30 \text{ pF}, V_{IH} = 2.5 \text{ V}, V_{IL} = 0 \text{ V}$ | | -0.8<br>-0.6 | | V | <sup>4.</sup> Number of outputs defined as "n". Measured with "n-1" outputs switching from HIGH-to-LOW or LOW-to-HIGH. The remaining output is measured in the LOW state. #### **CAPACITIVE CHARACTERISTICS** | Symbol | Parameter | Condition | Typical | Units | |------------------|-------------------------------|-----------------------------------------------------|---------|-------| | C <sub>IN</sub> | Input Capacitance | $V_{CC}$ = 3.3 V, $V_I$ = 0 V or $V_{CC}$ | 7 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | $V_{CC}$ = 3.3 V, $V_I$ = 0 V or $V_{CC}$ | 8 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | 10 MHz, $V_{CC}$ = 3.3 V, $V_{I}$ = 0 V or $V_{CC}$ | 25 | pF | S Vmi Vmi 0 V tpLH Voh Vmo Vmo Voh $V_{CC}$ #### WAVEFORM 1 - NON-INVERTING PROPAGATION DELAYS $t_R = t_F = 2.5 \text{ ns}, 10\% \text{ to } 90\%; f = 1.0 \text{ MHz}; t_W = 500 \text{ ns}$ WAVEFORM 2 – INVERTING PROPAGATION DELAYS $t_{R} = t_{F} = 2.5 \text{ ns}$ , 10% to 90%; f = 1.0 MHz; $t_{W} = 500 \text{ ns}$ #### WAVEFORM 3 - OUTPUT ENABLE AND DISABLE TIMES $t_R = t_F = 2.5 \text{ ns}, 10\% \text{ to } 90\%; f = 1.0 \text{ MHz}; t_W = 500 \text{ ns}$ | | Vcc | | | | | |-----------------|-------------------------|-------------------------|--------------------------|--|--| | Symbol | 3.3 V ± 0.3 V | 2.7 V | 2.5 V ± 0.2 V | | | | Vmi | 1.5 V | 1.5 V | Vcc/2 | | | | Vmo | 1.5 V | 1.5 V | Vcc/2 | | | | V <sub>HZ</sub> | V <sub>OL</sub> + 0.3 V | V <sub>OL</sub> + 0.3 V | V <sub>OL</sub> + 0.15 V | | | | V <sub>LZ</sub> | V <sub>OH</sub> – 0.3 V | V <sub>OH</sub> – 0.3 V | V <sub>OH</sub> – 0.15 V | | | Figure 3. AC Waveforms #### SOIC-16 9.90x3.90x1.37 1.27P CASE 751B ISSUE M **DATE 18 OCT 2024** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018. - 2. DIMENSION IN MILLIMETERS. ANGLE IN DEGREES. - 3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15mm PER SIDE. - 5. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127mm TOTAL IN EXCESS OF THE 6 DIMENSION AT MAXIMUM MATERIAL CONDITION. | MILLIMETERS | | | | | | | |-------------|----------|----------|----------|--|--|--| | DIM | MIN | NOM | MAX | | | | | А | 1.35 | 1.55 | 1.75 | | | | | A1 | 0.10 | 0.18 | 0.25 | | | | | A2 | 1.25 | 1.37 | 1.50 | | | | | b | 0.35 | 0.42 | 0.49 | | | | | С | 0.19 | 0.22 | 0.25 | | | | | D | | 9.90 BSC | | | | | | E | | 6.00 BSC | | | | | | E1 | 3.90 BSC | | | | | | | е | | 1.27 BSC | | | | | | h | 0.25 | | 0.50 | | | | | L | 0.40 | 0.83 | 1.25 | | | | | L1 | | 1.05 REF | | | | | | Θ | 0. | | 7* | | | | | TOLERAN | CE OF FC | RM AND | POSITION | | | | | aaa | | 0.10 | | | | | | bbb | 0.20 | | | | | | | ccc | 0.10 | | | | | | | ddd | | 0.25 | | | | | | eee | | 0.10 | | | | | #### RECOMMENDED MOUNTING FOOTPRINT \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE onsemi SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repository Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | SOIC-16 9.90X3.90X1.37 1 | .27P | PAGE 1 OF 2 | | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. #### **SOIC-16 9.90x3.90x1.37 1.27P** CASE 751B ISSUE M **DATE 18 OCT 2024** ### GENERIC MARKING DIAGRAM\* XXXXX = Specific Device Code A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | STYLE 1: | | STYLE 2: | | STYLE 3: | S | STYLE 4: | | |--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------| | PIN 1. | COLLECTOR | PIN 1. | CATHODE | PIN 1. | COLLECTOR, DYE #1 | PIN 1. | COLLECTOR, DYE #1 | | 2. | BASE | 2. | ANODE | 2. | BASE, #1 | 2. | COLLECTOR, #1 | | 3. | EMITTER | 3. | NO CONNECTION | 3. | EMITTER, #1 | 3. | COLLECTOR, #2 | | 4. | NO CONNECTION | 4. | CATHODE | 4. | COLLECTOR, #1 | 4. | COLLECTOR, #2 | | 5. | EMITTER | 5. | CATHODE | 5. | COLLECTOR, #2 | 5. | COLLECTOR, #3 | | 6. | BASE | 6. | NO CONNECTION | 6. | BASE, #2 | 6. | COLLECTOR, #3 | | 7. | COLLECTOR | 7. | ANODE | 7. | EMITTER, #2 | 7. | COLLECTOR, #4 | | 8. | COLLECTOR | 8. | CATHODE | 8. | COLLECTOR, #2 | 8. | COLLECTOR, #4 | | 9. | BASE | 9. | CATHODE | 9. | COLLECTOR, #3 | 9. | BASE, #4 | | 10. | EMITTER | 10. | ANODE | 10. | BASE, #3 | 10. | EMITTER, #4 | | 11. | NO CONNECTION | 11. | NO CONNECTION | 11. | | 11. | | | | EMITTER | 12. | CATHODE | 12. | | 12. | | | 13. | | 13. | | 13. | COLLECTOR, #4 | 13. | | | 14. | COLLECTOR | 14. | NO CONNECTION | 14. | BASE, #4 | 14. | | | | EMITTER | 15. | ANODE | 15. | EMITTER, #4 | 15. | | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | | | | | | | | | | | | | | | | | | | | STYLE 5: | | STYLE 6: | | STYLE 7: | | | | | STYLE 5:<br>PIN 1. | DRAIN, DYE #1 | STYLE 6:<br>PIN 1. | | STYLE 7:<br>PIN 1. | SOURCE N-CH | | | | | DRAIN, DYE #1<br>DRAIN, #1 | | CATHODE | | SOURCE N-CH<br>COMMON DRAIN (OUTPUT) | ı | | | PIN 1. | , | PIN 1.<br>2.<br>3. | CATHODE<br>CATHODE | PIN 1. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2. | DRAIN, #1 | PIN 1.<br>2.<br>3. | CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH | | | | PIN 1.<br>2.<br>3. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT | | | | PIN 1.<br>2.<br>3.<br>4.<br>5. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT | | | | PIN 1.<br>2.<br>3.<br>4.<br>5. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>SOURCE P-CH | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4<br>GATE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>GATE P-CH<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>COMMON DRAIN (OUTPUT<br>SOURCE P-CH<br>SOURCE P-CH | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 SOURCE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, GATE P-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT, SOURCE P-CH COMMON DRAIN (OUTPUT, (OUTPUT | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GRAIE, #4 SOURCE, #4 GATE, #3 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT;<br>GATE P-CH<br>COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT;<br>SOURCE P-CH<br>SOURCE P-CH<br>COMMON DRAIN (OUTPUT;<br>COMMON DRAIN (OUTPUT; | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GOTE, #3 SOURCE, #3 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, GATE P-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT, DRA | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 SOURCE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE N-CH | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; GATE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; SOURCE P-CH SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE CATE CATE CATE CATE CATE CATE CATE | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 SOURCE, #2 GATE, #1 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. | COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, GATE P-CH COMMON DRAIN (OUTPUT, GATE N-CH COMMON DRAIN (OUTPUT, COMMON DRAIN (OUTPUT, COMMON DRAIN COMMON DRAIN (OUTPUT, COMMON DRAIN COMMON | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; GATE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; SOURCE P-CH SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE N-CH COMMON DRAIN (OUTPUT; CATE CATE CATE CATE CATE CATE CATE CATE | | | | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-16 9.90X3.90X1.37 1.27P | | PAGE 2 OF 2 | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. **DATE 19 OCT 2006** TSSOP-16 WB #### NOTES - DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT - EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL - IN TERLEAD FLASH OH PROTHOSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INCHES | | | |-----|----------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 BSC | | 0.026 BSC | | | | Η | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 BSC | | 0.252 BSC | | | | М | ٥° | QΟ | 0 ° | g ° | | #### **RECOMMENDED** SOLDERING FOOTPRINT\* <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **GENERIC MARKING DIAGRAM\*** XXXX = Specific Device Code Α = Assembly Location = Wafer Lot L = Year W = Work Week G or • = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | TSSOP-16 | | PAGE 1 OF 1 | | | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. D onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales