# **LDO Voltage Regulator** - Capacitor Free, Low Noise #### 150 mA ### **NCP140** The NCP140 is a 150 mA very low dropout regulator which offers excellent voltage accuracy and clean output voltage for power sensitive application. The NCP140 is very suitable for battery powered application due to very low quiescent current and virtually zero current at disable mode. This device is stable with or without output capacitors and allows minimize footprint and BOM. The XDFN4 package is optimized for use in space constrained applications. #### **Features** - Stable Operation with or without Capacitors - Operating Input Voltage Range: 1.6 V to 5.5 V - Available in Fixed Voltage Options: 1.5 V to 5 V Contact Factory for Other Voltage Options - ±1% Typical Accuracy @ 25°C - Very Low Quiescent Current of Typ. 45 μA - Standby Current: 0.1 μA - Very Low Dropout: 125 mV for 3.3 V @ 150 mA - High PSRR: 55 dB @ 1 kHz - Available in XDFN4 0.8 mm x 0.8 mm x 0.4 mm Package XDFN4 1.0 mm x 1.0 mm x 0.4 mm Package - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant #### **Typical Applications** - Battery-powered Equipment - Smartphones, Tablets - Cameras, DVRs, STB and Camcorders Figure 1. Typical Application Schematic #### MARKING DIAGRAMS XDFN4, 0.8x0.8 CASE 711BF X = Specific Device CodeMM = Date Code XDFN4, 1.0x1.0 CASE 711AJ XX = Specific Device CodeM = Date Code #### **PIN CONNECTIONS** (Bottom View) #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 13 of this data sheet. NOTE: Some of the devices on this data sheet have been **DISCONTINUED**. Please refer to the table on page 13. <sup>\*</sup>Active output discharge is available only for NCP140Axxx options. Figure 2. Simplified Schematic Block Diagram #### PIN FUNCTION DESCRIPTION | Pin No. | Pin Name | Description | |---------|----------|----------------------------------------------------------------------------------------------------------------------------------------| | 1 | OUT | Regulated output voltage pin. A small ceramic capacitor can be connected to improve fast load transient. | | 2 | GND | Ground pin | | 3 | EN | Driving EN over 0.9 V turns on the regulator. Driving EN below 0.4 V puts the regulator into shutdown mode. | | 4 | IN | Input pin | | - | EPAD | Expose pad must be connect to GND pin as short as possible. Soldered to a large ground copper plane allows for effective heat removal. | #### **ABSOLUTE MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-------------------------------------------|--------------------|------------------------------------------|------| | Input Voltage (Note 1) | V <sub>IN</sub> | -0.3 V to 6 | V | | Output Voltage | V <sub>OUT</sub> | -0.3 V to V <sub>IN</sub> + 0.3 V or 6 V | V | | Chip Enable Input | V <sub>CE</sub> | -0.3 V to 6 V | V | | Output Short Circuit Duration | t <sub>SC</sub> | unlimited | s | | Maximum Junction Temperature | T <sub>J</sub> | 150 | °C | | Storage Temperature | T <sub>STG</sub> | -55 to 150 | °C | | ESD Capability, Human Body Model (Note 2) | ESD <sub>HBM</sub> | 2000 | V | | ESD Capability, Machine Model (Note 2) | ESD <sub>MM</sub> | 200 | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area. - This device series incorporates ESD protection and is tested by the following methods: - ESD Human Body Model tested per EIA/JESD22-A114 - ESD Machine Model tested per EIA/JESD22-A115 - Latchup Current Maximum Rating tested per JEDEC standard: JESD78. #### THERMAL CHARACTERISTICS | Rating | | Value | Unit | |---------------------------------------------------------------------------------------------|-----------------|-------|------| | Thermal Characteristics, XDFN4 0.8 mm x 0.8 mm Thermal Resistance, Junction-to-Air (Note 3) | $R_{\theta JA}$ | 252 | °C/W | | Thermal Characteristics, XDFN4 1.0 mm x 1.0 mm Thermal Resistance, Junction-to-Air (Note 3) | $R_{\theta JA}$ | 265 | °C/W | <sup>3.</sup> Measured according to JEDEC board specification. Detailed description of the board can be found in JESD51-7 $\label{eq:continuous} \textbf{ELECTRICAL CHARACTERISTICS} - 40^{\circ}\text{C} \leq \text{T}_{J} \leq 85^{\circ}\text{C}; \ V_{IN} = V_{OUT(NOM)} + 0.5 \ \text{V}; \ I_{OUT} = 1 \ \text{mA}, \ C_{IN} = C_{OUT} = \text{none, unless otherwise noted.} \ V_{EN} = 0.9 \ \text{V}. \ \text{Typical values are at T}_{J} = +25^{\circ}\text{C}. \ \text{Min/Max values are for } -40^{\circ}\text{C} \leq \text{T}_{J} \leq 85^{\circ}\text{C} \ \text{(Note 3)}$ | Parameter | Test Conditions | | | Min | Тур. | Max | Unit | |------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------|-----|------|-----|---------------| | Operating Input Voltage | | | $V_{IN}$ | 1.6 | | 5.5 | V | | Output Voltage Accuracy | V <sub>OUT</sub> ≥ 1.8 V, T <sub>J</sub> = 25°C | | V <sub>OUT</sub> | | ±1 | | % | | | V <sub>OUT</sub> < 1.8 V, T <sub>J</sub> = | = 25°C | | | ±20 | | mV | | | V <sub>OUT</sub> ≥ 1.8 V, −40°C ≤ | T <sub>J</sub> ≤ 85°C | | -2 | | +2 | % | | | V <sub>OUT</sub> < 1.8 V, −40°C ≤ | T <sub>J</sub> ≤ 85°C | | -50 | | +50 | mV | | Line Regulation | V <sub>OUT(NOM)</sub> + 0.5 V ≤ V | V <sub>IN</sub> ≤ 5.5 V | Line <sub>Reg</sub> | | 1.0 | 5.0 | mV | | Load Regulation | I <sub>OUT</sub> = 0 mA to 15 | 50 mA | Load <sub>Reg</sub> | | 10 | 30 | mV | | Dropout Voltage (Note 5) | 1 450 4 | V <sub>OUT(NOM)</sub> = 1.8 V | $V_{DO}$ | | 255 | 390 | mV | | | I <sub>OUT</sub> = 150 mA | V <sub>OUT(NOM)</sub> = 3.3 V | | | 125 | 220 | ļ | | Output Current Limit | V <sub>OUT</sub> = 90% V <sub>OUT(NOM)</sub> | | I <sub>CL</sub> | | 230 | | mA | | Short Circuit Current | V <sub>OUT</sub> = 0V | V <sub>OUT</sub> = 0V | | | 250 | | mA | | Quiescent Current | I <sub>OUT</sub> = 0 mA | I <sub>OUT</sub> = 0 mA | | | 45 | 75 | μΑ | | Shutdown Current | $V_{EN} \le 0.4 \text{ V}, V_{IN} =$ | = 5.5 V | I <sub>DIS</sub> | | 0.1 | 1.0 | μΑ | | EN Pin Threshold Voltage | EN Input Voltage "H" | | $V_{ENH}$ | 0.9 | | | V | | | EN Input Voltage "L" | | V <sub>ENL</sub> | | | 0.4 | | | EN Pin Current | V <sub>EN</sub> = 5.5 V | 1 | I <sub>EN</sub> | | 0.01 | 1.0 | μΑ | | Turn-On Time | $C_{OUT}$ = 1 $\mu$ F, $I_{OUT}$ =<br>From assertion of $V_{EN}$ to $V_{OU}$ | 150 mA,<br><sub>T</sub> = 98%V <sub>OUT(NOM)</sub> | T <sub>ON</sub> | | 100 | | μs | | Power Supply Rejection Ratio | $V_{IN} = 3.5 \text{ V}, V_{OUT(NOM)} = 2.5 \text{ V},$ | f = 100 Hz | PSRR | | 62 | | dB | | | I <sub>OUT</sub> = 10 mA | f = 1 kHz | | | 55 | | | | Output Noise Voltage | V <sub>IN</sub> = 2.3 V, V <sub>OUT(NOM)</sub> = 1.8 V,<br>I <sub>OUT</sub> = 10 mA f = 100 Hz to 100 kHz | | V <sub>N</sub> | | 17 | | $\mu V_{RMS}$ | | Thermal Shutdown Temperature | Temperature increasing from T <sub>J</sub> = +25°C | | T <sub>SD</sub> | | 160 | | °C | | Thermal Shutdown Hysteresis | Temperature falling from T <sub>SD</sub> | | T <sub>SDH</sub> | | 20 | | °C | | Output Discharge Pull-Down | V <sub>EN</sub> ≤ 0.4 V, A option | ons only | R <sub>DISCH</sub> | | 100 | | Ω | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. Performance guaranteed over the indicated operating temperature range by design and/or characterization. Production tested at T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during the testing to maintain the junction temperature as close to ambient as possible. Dropout voltage is characterized when V<sub>OUT</sub> falls 100 mV below V<sub>OUT(NOM)</sub>. 3.34 3.33 V<sub>OUT</sub>, OUTPUT VOLTAGE (V) 3.32 $I_{OUT} = 1 \text{ mA}$ 3.31 3.30 $I_{OUT} = 150 \text{ mA}$ 3.29 3.28 3.27 $V_{IN} = 3.8 V$ $V_{OUT} = 3.3 V$ 3.26 $C_{IN} = 1 \ \mu F$ 3.25 $C_{OUT} = 1 \mu F$ 3.24 -20 20 40 60 80 100 120 140 -40 0 T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 3. Output Voltage vs. Temperature – $V_{OUT} = 1.8 \text{ V}$ Figure 4. Output Voltage vs. Temperature – $V_{OUT} = 3.3 \text{ V}$ Figure 5. Line Regulation vs. Temperature – $V_{OUT} = 1.8 \text{ V}$ Figure 6. Line Regulation vs. Temperature – $V_{OUT} = 3.3 \text{ V}$ Figure 7. Load Regulation vs. Temperature – $V_{OUT} = 1.8 \text{ V}$ Figure 8. Load Regulation vs. Temperature – $V_{OUT} = 3.3 \text{ V}$ 47 Figure 9. Ground Current vs. Load Current – V<sub>OUT</sub> = 1.8 V Figure 10. Ground Current vs. Load Current – $V_{OUT} = 3.3 \text{ V}$ Figure 11. Quiescent Current vs. Input Voltage – V<sub>OUT</sub> = 1.8 V Figure 12. Quiescent Current vs. Input Voltage – $V_{OUT} = 3.3 \text{ V}$ Figure 13. Dropout Voltage vs. Load Current – $V_{OUT} = 1.8 \text{ V}$ Figure 14. Dropout Voltage vs. Load Current – $V_{OUT} = 3.3 \text{ V}$ Figure 15. Dropout Voltage vs. Temperature – $V_{OUT} = 1.8 \text{ V}$ Figure 16. Dropout Voltage vs. Temperature – $V_{OUT} = 3.3 \text{ V}$ Figure 17. Current Limit vs. Temperature Figure 18. Short Circuit Current vs. Temperature Figure 19. Enable Threshold Voltage vs. Temperature Figure 20. Enable Current vs. Temperature 150 R<sub>DIS</sub>, DISCHARGE RESISTIVITY (\Overline{\Omega}) 140 130 120 110 100 90 $V_{IN} = 4.3 V$ 80 $V_{OUT} = 3.3 V$ 70 $C_{IN} = 1 \mu F$ 60 $C_{OUT} = 1 \mu F$ 50 -20 20 40 60 80 -40 0 100 120 140 T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 21. Disable Current vs. Temperature Figure 22. Discharge Resistivity vs. Temperature | | RMS Output Noise (μV) | | | | |------------------|-----------------------|------------------|--|--| | l <sub>out</sub> | 10 Hz – 100 kHz | 100 Hz – 100 kHz | | | | 10 mA | 26.21 | 17.94 | | | | 150 mA | 27.51 | 19.11 | | | Figure 23. Output Voltage Noise Spectral Density – V<sub>OUT</sub> = 1.8 V Figure 25. PSRR for Various Output Currents, $V_{OUT} = 3.3 \text{ V}$ Figure 26. PSRR for Different Output Capacitor, $V_{OUT} = 3.3 \text{ V}$ Figure 27. PSRR for Different Output $V_{IN}$ , $V_{OUT}$ = 3.3 V Figure 28. Enable Turn-on Response – C<sub>OUT</sub> = None, I<sub>OUT</sub> = 10 mA Figure 29. Enable Turn-on Response – C<sub>OUT</sub> = None, I<sub>OUT</sub> = 150 mA Figure 30. Enable Turn-on Response – C<sub>OUT</sub> = 470 nF, I<sub>OUT</sub> = 10 mA Figure 31. Enable Turn-on Response – C<sub>OUT</sub> = 470 nF, I<sub>OUT</sub> = 150 mA Figure 32. Line Transient Response – $C_{OUT}$ = None Figure 34. Load Transient Response – 1 mA to 150 mA – C<sub>OUT</sub> = None Figure 36. Load Transient Response – 1 mA to 150 mA – $C_{OUT}$ = 1 $\mu F$ Figure 33. Line Transient Response – C<sub>OUT</sub> = 470 nF Figure 35. Load Transient Response – 150 mA to 1 mA – C<sub>OUT</sub> = None Figure 37. Load Transient Response – 150 mA to 1 mA – $C_{OUT}$ = 1 $\mu F$ Figure 38. Load Transient Response – 1 mA to 150 mA – $t_{RISE}$ = 2 $\mu s$ Figure 39. Load Transient Response – 150 mA to 1 mA – $t_{FALL}$ = 2 $\mu s$ Figure 40. Over Temperature Protection - TSD Figure 41. Enable Turn-Off Figure 42. Slow V<sub>IN</sub> Ramp #### APPLICATIONS INFORMATION #### General The NCP140 is high performance low dropout regulator capable of supplying 150 mA and providing very stable output voltage with or without capacitors. The device is designed to remain stable with any type of capacitor or even without input and output capacitor. The NCP140 also offers low quiescent current and very small packages suitable for space constrains application. In connection with no capacitor requirements the regulator is very useful in wearable application, smartphones and everywhere where is high power density required. #### **Input and Output Capacitor Selection** In spite of the NCP140 is designed as capless device capacitors can be added to improve dynamic behavior such as fast load transient or PSRR. Recommendation for selection input and output capacitor is very similar as for high performance LDO. Low ESR ceramic capacitor is the most beneficial for improvement load transient and PSRR but suitable is almost any type of capacitor. The NCP140 remains stable with electrolytic and tantalum capacitor too. #### **Enable Operation** The NCP140 uses the EN pin to enable/disable its device and to deactivate/activate the active discharge function. If the EN pin voltage is <0.4 V the device is guaranteed to be disabled. The pass transistor is turned—off so that there is virtually no current flow between the IN and OUT. The active discharge transistor is active (only A option) so that the output voltage $V_{OUT}$ is pulled to GND through a 100 $\Omega$ resistor. In the disable state the device consumes as low as typ. 10 nA from the $V_{IN}$ . If the EN pin voltage >0.9 V the device is guaranteed to be enabled. The NCP140 regulates the output voltage and the active discharge transistor is turned-off. The EN pin has internal pull-down current source with typ. value of 100 nA which assures that the device is turned-off when the EN pin is not connected. In the case where the EN function isn't required the EN should be tied directly to IN. #### **Output Current Limit** Output Current is internally limited within the IC to a typical 230 mA. The NCP140 will source this amount of current measured with a voltage drops on the 90% of the nominal $V_{OUT}$ . If the Output Voltage is directly shorted to ground ( $V_{OUT} = 0$ V), the short circuit protection will limit the output current to approximately 250 mA. The current limit and short circuit protection will work properly over whole temperature range and also input voltage range. There is no limitation for the short circuit duration. #### Thermal Shutdown When the die temperature exceeds the Thermal Shutdown threshold ( $T_{SD}$ – $160^{\circ}$ C typical), Thermal Shutdown event is detected and the device is disabled. The IC will remain in this state until the die temperature decreases below the Thermal Shutdown Reset threshold ( $T_{SDU}$ – $140^{\circ}$ C typical). Once the IC temperature falls below the $140^{\circ}$ C the LDO is enabled again. The thermal shutdown feature provides the protection from a catastrophic device failure due to accidental overheating. This protection is not intended to be used as a substitute for proper heat sinking. #### **Power Dissipation** As power dissipated in the NCP140 increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. The maximum power dissipation the NCP140 can handle is given by: $$P_{D(MAX)} = \frac{\left[85^{\circ}C - T_{A}\right]}{\theta_{JA}}$$ (eq. 1) The power dissipated by the NCP140 for given application conditions can be calculated from the following equation: $$P_D \approx V_{IN}\!\!\left(I_{GND}@I_{OUT}\right) + I_{OUT}\!\!\left(V_{IN} - V_{OUT}\right) \ \ \text{(eq. 2)}$$ Figure 43. $\theta_{JA}$ and $P_{D~(MAX)}$ vs. Copper Area (XDFN4– 0.8 x 0.8 mm) Figure 44. $\theta_{JA}$ and $P_{D~(MAX)}$ vs. Copper Area (XDFN4– 1 x 1 mm) #### **Reverse Current** The PMOS pass transistor has an inherent body diode which will be forward biased in the case that $V_{OUT} > V_{IN}$ . Due to this fact in cases, where the extended reverse current condition can be anticipated the device may require additional external protection. #### Turn-On Time The turn-on time is defined as the time period from EN assertion to the point in which $V_{OUT}$ will reach 98% of its nominal value. This time is dependent on various application conditions such as $V_{OUT(NOM)}$ , $C_{OUT}$ , $T_A$ . #### **PCB Layout Recommendations** Larger copper area connected to the pins will improve the device thermal resistance and improve maximum power dissipation. The actual power dissipation can be calculated from the equation above (Equation 2). Expose pad should be tied the shortest path to the GND pin. #### **ORDERING INFORMATION** | Device | Nominal<br>Output<br>Voltage | Description | Marking | Package | Shipping <sup>†</sup> | |---------------------------|------------------------------|-------------------------|---------|----------------------------------|-------------------------------------------| | NCP140AMXD280TCG (Note 6) | 2.8 V | Active Output Discharge | GC | XDFN4<br>(Pb-Free)<br>CASE 711AJ | 3000 or 5000 /<br>Tape & Reel<br>(Note 6) | #### **DISCONTINUED** (Note 7) | NCP140AMXC180TCG | 1.8 V | Active Output Discharge | GA | XDFN4 | 3000 / Tape & Reel | |---------------------------|-------|---------------------------------|----|-------------------------|-------------------------| | NCP140AMXC280TCG | 2.8 V | | GC | (Pb-Free)<br>CASE 711BF | | | NCP140AMXC300TCG | 3.0 V | | GE | | | | NCP140AMXC330TCG | 3.3 V | | GD | | | | NCP140BMXC330TCG | 3.3 V | Without Active Output Discharge | G2 | | | | NCP140AMXD180TCG (Note 6) | 1.8 V | Active Output Discharge | GA | XDFN4 | 3000 or 5000 / | | NCP140AMXD300TCG | 3.0 V | | GE | (Pb-Free)<br>CASE 711AJ | Tape & Reel<br>(Note 6) | | NCP140AMXD330TCG (Note 6) | 3.3 V | ] | GD | | , , | | NCP140BMXD330TCG | 3.3 V | Without Active Output Discharge | G2 | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>6.</sup> Product processed after October 1, 2022 are shipped with quantity 5000 units / tape & reel. 7. **DISCONTINUED:** These devices are not recommended for new design. Please contact your **onsemi** representative for information. The most current information on these devices may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>. PIN ONE REFERENCE 2X \( \sigma 0.05 \( \c) 2X 🔼 0.05 C // 0.05 C □ 0.05 C NOTE 4 #### XDFN4 1.0x1.0, 0.65P CASE 711AJ ISSUE C **DATE 08 MAR 2022** #### NDTES: - 1. DIMENSIONING AND TOLERANCING PER. ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. DIMENSION 6 APPLIES TO THE PLATED TERMINALS AND IS MEASURED BETWEEN 0.15 AND 0.20 FROM THE TERMINAL TIPS. - 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | WEEE 110 111E 1E111E111E01 | | | | | | | |----------------------------|-------------|----------|------|--|--|--| | | MILLIMETERS | | | | | | | DIM | MIN | NDM | MAX | | | | | Α | 0.33 | 0.38 | 0.43 | | | | | A1 | 0.00 | | 0.05 | | | | | A3 | | 0.10 REF | | | | | | b | 0.15 | 0.20 | 0.25 | | | | | b2 | 0.02 | 0.07 | 0.12 | | | | | D | 0.90 | 1.00 | 1.10 | | | | | D2 | 0.43 | 0.48 | 0.53 | | | | | Ε | 0.90 | 1.00 | 1.10 | | | | | е | 0.65 BSC | | | | | | | L | 0.20 | | 0.30 | | | | | L2 | 0.07 | | 0.17 | | | | TOP VIEW SIDE VIEW A В (A3) A1 SEATING PLANE ## RECOMMENDED MOUNTING FOOTPRINT \* FOR ADDITIONAL INFORMATION ON OUR POFFRE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ONSEMI SOLDERING AND MOUNT TECHNIQUES REFERENCE MANUAL, SOLDERRM/D ## GENERIC MARKING DIAGRAM\* XX = Specific Device Code M = Date Code \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON67179E | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | XDFN4, 1.0X1.0, 0.65P | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. # SCALE 4:1 #### XDFN4 0.8x0.8, 0.48P CASE 711BF ISSUE O **DATE 26 FEB 2016** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION b APPLIES TO PLATED TERMINALS. - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN | MAX | | | | | Α | 0.33 | 0.43 | | | | | A1 | 0.00 | 0.05 | | | | | A3 | 0.127 | REF | | | | | b | 0.17 | 0.27 | | | | | D | 0.80 | BSC | | | | | D2 | 0.20 | 0.30 | | | | | Е | 0.80 | BSC | | | | | E2 | 0.20 | 0.30 | | | | | е | 0.48 BSC | | | | | | L | 0.17 | 0.27 | | | | | L1 | | 0.10 | | | | | 12 | 0.06 BEE | | | | | #### **GENERIC MARKING DIAGRAM\*** XX = Specific Device Code = Date Code Pb-Free indicator. "G" or microdot " ■". may or may not be present. #### **RECOMMENDED MOUNTING FOOTPRINT\*** DIMENSIONS: MILLIMETERS | DOCUMENT NUMBER: | 98AON09326G | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | XDFN4 0.8X0.8, 0.48P | | PAGE 1 OF 1 | | onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>This information is generic. Please refer to device data sheet for actual part <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales