# 25 A Stackable Synchronous Buck Regulator # **NCP3294** The NCP3294 is a highly efficient stackable synchronous buck regulator, capable of operating with an input range from 3 V to 18 V and supporting up to 25 A continuous load currents. Higher output currents can be achieved by 2 parallel NCP3294 devices operating as an interleaved two-phase buck regulator. The NCP3294 utilizes fixed-frequency current-mode control to provide accurate voltage regulation and fast transient response. Flexible programming of function and parameters supports multiple applications. #### **Features** - V<sub>IN</sub>: 3–18 V with Input Feed–Forward - V<sub>OUT</sub>: 0.5–5.5 V with Remote Output Voltage Sense - 25 A Continuous Output Current Stackable to 50 A - Fixed Frequency Current Mode Control - Integrated 5 V LDO or External Supply - Enable with Programmable VIN UVLO - Programmable Boot-Up Voltage - Programmable Soft-Start - Pre-Bias Start-Up - Programmable Current Limit - · Power Good Indicator - Selectable Protection Mode (Latch-off or Hiccup) - Under-Voltage and Over-Voltage Protection - Output Discharge in Shutdown - 150°C Operating Junction Temperature # **Typical Applications** - Networking Routers and Switches - · Telecom Digital Baseband - Telecom Radio Unit - Server and Desktop Computers, Notebooks, Gaming - High Density Power Solutions - DC-DC Modules - General Purpose POL Regulator WQFN34 5x7, 0.5P CASE 510CL # **MARKING DIAGRAM** NCP3294 = Specific Device Code A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Designator #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 20 of this data sheet. Figure 1. Typical 12 V<sub>IN</sub>, 25 A Application Circuit for Single Input Supply (LDO Enabled) Figure 2. Typical 12 $V_{\text{IN}}$ , 25 A Application Circuit with External 5 V VCC Supply (LDO Disabled) Figure 3. Typical 50 A Application Circuit with 2 Parallel NCP3294 Figure 4. Functional Block Diagram # **PIN CONNECTIONS** Figure 5. Pin Assignment, Top Transparent View (5 x 7 mm, 0.5 mm Pitch) # **PIN DESCRIPTION** | Pin | Name | Туре | Description | | | | |---------------------------|-------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1~3, 34 | PVIN | Power | <b>Power Supply Input</b> . Power supply input pins of the device, which are connected to the drain of internal high–side power MOSFET. Bypass directly to PGND with $\geq$ 22 $\mu$ F ceramic capacitors using the lowest impedance possible connections to the IC pins. | | | | | 4 | PHASE | Power | <b>Phase Node</b> . Provides a return path for integrated high-side gate driver, which is internally connected to the source of the high-side MOSFET. | | | | | 5 | BST | Power | <b>Bootstrap</b> . Provides bootstrap voltage for high–side gate driver. A 0.22 $\mu$ F, 25 V ceramic capacitor is required from this pin to PHASE. A resistor (R <sub>BST</sub> ) in series with capacitor (C <sub>BST</sub> ) is also recommended. | | | | | 6 | PGOOD | Logic Output | <b>Power GOOD</b> . Open–drain output. Provides a logic high valid power good output signal, indicating the regulator's output is in the regulation window. | | | | | 7, 16,<br>18~20,<br>32~33 | GND<br>PGND | Power Ground | <b>Power Ground</b> . Power supply ground pins of the device, which are connected to the source of the internal low–side power MOSFET. Must be connected to the system ground using lowest possible impedance path. | | | | | 8 | FB | Analog Input | <b>Feedback</b> . Inverting input to error amplifier. Also used to program the slave phase number. | | | | | 9 | COMP | Analog Output | Compensation. Output of error amplifier. | | | | | 10 | VSNS- | Analog Input | Voltage Sense Negative Input. Connect this pin to remote voltage negative sense point. Also used to program the slave phase number. | | | | | 11 | SS / MODE1 | Analog Input | <b>Soft Start and Mode 1</b> . A 1% resistor between this pin and ground sets default soft start time, operation mode, and VOUT_SCALE_LOOP. | | | | | 12 | IMON / ILIM | Analog I/O | IMON and Current Limit. IMON voltage output/input pin. A 1% resistor between this pin and ground programs the per–phase valley current limit and protection mode. | | | | | 13 | VSET / FAULT | Analog I/O | <b>Boot–Up Voltage and FAULT</b> . A resistor from this pin to ground programs the boot–up voltage. Output pin of fault signal from master. | | | | | 14 | MODE2 /<br>SFAULT | Analog I/O | <b>Mode 2 and SFAULT</b> . A resistor from this pin to ground programs the device operation mode and phase count. Output pin of fault signal from slave. | | | | | 15 | AGND | Analog Ground | Analog Ground. Ground of controller. Must be connected to the system ground using a low impedance single–point connection to GND/PGND. | | | | | 17 | SYNC / FSET | Analog I/O | Synchronization Clock and Frequency Set. Synchronization clock output from master. A resistor between this pin and ground programs frequency. | | | | | 21 | EN | Logic Input | <b>Enable</b> . High enables the controller. Input supply UVLO can be programmed at this pin with external resistor divider. | | | | | 22 | VCC | Power | Output of LDO and Supply Voltage Input of Controller. Output of LDO and bias supply input of controller. A 2.2 $\mu$ F or larger ceramic capacitor bypasses this input to GND. This capacitor should be placed as close as possible to the pin. | | | | | 23 | VIN | Power | <b>Power Supply Input of LDO</b> . Power supply input of LDO. Use 1.0 $\mu$ F or more ceramic bypass capacitor to power ground. The capacitors should be placed as close as possible to this pin. For applications using an external VCC source, connect this pin to VCC and the 5 V source. | | | | | 24 | PVCC | Power | Supply Voltage Input of Gate Drivers. A 4.7 $\mu$ F, 25 V or larger ceramic capacitor bypasses this input to PGND. This capacitor should be placed as close as possible to this pin. | | | | | 25 | GL | Analog Output | Gate of Low-Side MOSFET. Directly connected with the gate of the low-side power MOSFET. No external connection is necessary. | | | | | 26~31 | SW | Power | Switch Node. Connect to the external inductor. These pins are interconnection between internal high-side MOSFET and low-side MOSFET. | | | | #### MAXIMUM RATINGS (All voltages with respect to GND/PGND, unless otherwise specified.) | Ra | ting (Note 1) | Symbol | Min | Max | Unit | |-----------------------------------|----------------------------------------|--------------------------------------|----------------------|-------------------------|------| | Input Voltage | | V <sub>VIN</sub> , V <sub>PVIN</sub> | -0.3 | 22 | V | | Driver Supply Voltage | | V <sub>PVCC</sub> | -0.3 | 6.5 | V | | Analog Supply Voltage to AGND | | V <sub>VCC</sub> | -0.3 | 6.5 | V | | SW, PHASE Voltage | | V <sub>SW</sub> , V <sub>PHASE</sub> | -0.5,<br>-5 (<10 ns) | 25,<br>28 (<10 ns) | V | | BST Voltage | | V <sub>BST</sub> | -0.3 | 30 | V | | BST to SW/PHASE Voltage | | V <sub>BST-SW</sub> | -0.3 | 6.5 | V | | GL Voltage | | $V_{GL}$ | -0.3,<br>-2 (<50 ns) | V <sub>PVCC</sub> + 0.3 | V | | VSNS- to AGND | Normal Dynamic Operation Range | V <sub>SNS</sub> - | -0.2 | 0.2 | V | | | During Slave Configuration at Start-up | 1 | -0.2 | V <sub>VCC</sub> + 0.3 | | | SCL, SDA, PGOOD, ALERT# P | ns | | -0.3 | 6.5 | V | | Other Pins | | | -0.3 | V <sub>VCC</sub> + 0.3 | V | | GND/PGND to AGND (Note 2) | | V <sub>AGND</sub> | -0.3 | 0.3 | V | | Operating Junction Temperature | | TJ | -40 | 150 | °C | | Storage Temperature | | TSTG | -55 | 150 | °C | | Lead Temperature Soldering Re | flow (Note 3) | T <sub>SLD</sub> | 2 | 60 | °C | | ESD, Human Body Model per Al | NSI/ESDA/JEDEC JS-001 | ESD <sub>HBM</sub> | 2 | - | kV | | ESD, Charge Device Model per | ESD <sub>CDM</sub> | 1.5 | - | kV | | | Maximum Latch-up Current Rat | I <sub>LU</sub> | -100 | 100 | mA | | | Moisture Sensitivity Level per IP | C/JEDEC Standard: J-STD-020A | MSL | | 1 | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 2. GND and PGND are internally connected. AGND requires PCB connection to GND. - 3. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D # THERMAL CHARACTERISTICS | Rating | Symbol | Value | Unit | |----------------------------------------------|----------------|-------|------| | Thermal Resistance, Junction-to-Air (Note 4) | $R_{ heta JA}$ | 14.6 | °C/W | | Thermal Resistance, MOSFET Junction-to-PCB | $R_{ heta JB}$ | 1.5 | °C/W | <sup>4.</sup> Values are based upon onsemi Evaluation Board of 2 oz. copper thickness and FR4 PCB substrate. #### RECOMMENDED OPERATING CONDITIONS | Rating | Symbol | Min | Max | Unit | |----------------------------|---------------------|-----|-----|------| | Input Voltage (Note 5) | $V_{VIN}, V_{PVIN}$ | 3 | 18 | V | | Output Voltage | V <sub>OUT</sub> | 0.5 | 5.5 | V | | Output Current, Continuous | l <sub>OUT</sub> | 0 | 25 | Α | | SW Voltage, Peak (Note 6) | V <sub>SW pk</sub> | - | 22 | V | | Junction Temperature | T <sub>J</sub> | -40 | 150 | °C | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. - 5. Operation at <4.5V<sub>IN</sub> requires external 5 V supply be applied to the VIN and VCC pins per Figure 2. 6. Operation above V<sub>SW pk</sub> may result in reduced IMON accuracy (V<sub>IMON ACY</sub>). <sup>1.</sup> Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters. **ELECTRICAL CHARACTERISTICS** (VIN = PVIN = 12 V, VOUT = 1.0 V, $F_{SW}$ = 500 kHz, circuit of Figure 1. Typical values: $T_A = T_J = 25^{\circ}C$ , min/max: $-40^{\circ}C \le T_J \le 150^{\circ}C$ , unless otherwise specified.) | Parameter | Conditions | Symbol | Min | Тур | Max | Unit | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|-------------------------|------------|------| | SUPPLY CURRENT | | | | | | | | Input Shutdown Current | EN = 0, VIN = PVIN, LDO Enabled | I <sub>PVIN_SD</sub> | - | 7 | 9 | mA | | | EN = 0, LDO Disabled, VCC = 5.2 V | | | 375 | 480 | μΑ | | Input Quiescent Current | 12 V <sub>IN</sub> , VIN = PVIN, no switching | I <sub>PVIN_Q</sub> | - | 10 | 17 | mA | | | 18 V <sub>IN</sub> , VIN = PVIN, no switching | | _ | 10 | 17 | | | INTERNAL LINEAR REGULATOR | • | • | - | • | | • | | LDO Output Voltage | LDO Output Voltage $6 \text{ V} \leq \text{V}_{\text{VIN}} \leq 18 \text{ V}, \text{ EN} = 0, \text{ I}_{\text{VCC}} = 0 - 50 \text{ mA}$ external | | | | 5.3 | V | | LDO Drop-Out Voltage | V <sub>VIN</sub> = 5 V, EN = 0, I <sub>VCC</sub> = 50 mA external | $V_{DO}$ | - | - | 250 | mV | | LDO Current Limit | V <sub>VIN</sub> = 5.4 V, EN = 0 | I <sub>CC_MAX</sub> | 95 | - | - | mA | | VCC UVLO Threshold | V <sub>VCC</sub> rising | V <sub>CC_OK</sub> | - | 4.4 | 4.5 | V | | | V <sub>VCC</sub> falling | V <sub>CC_UV</sub> | 4.0 | 4.2 | - | | | | Hysteresis | V <sub>CC HYS</sub> | _ | 200 | - | mV | | ENABLE | • | | | • | • | | | EN On Threshold | EN rising | V <sub>EN_TH</sub> | 1.08 | 1.20 | 1.32 | V | | Hysteresis Resistance | | R <sub>HYS</sub> | - | 40 | - | kΩ | | Hysteresis Current | | I <sub>EN_HYS</sub> | _ | 5.2 | - | μΑ | | EN Input Leakage Current | EN = 1 V | I <sub>EN LKG</sub> | _ | _ | 0.5 | μΑ | | DEFAULT PROGRAMMING /DETE | ECTION | | | | | | | Source Current from Pin | SS/MODE1 pin | I <sub>SS</sub> | 9.7 | 10 | 10.3 | μΑ | | | IMON/ILIM pin | I <sub>ILIM</sub> | 9.7 | 10 | 10.3 | | | | VSET/FAULT pin | I <sub>VSET</sub> | 9.7 | 10 | 10.3 | | | | MODE2/SFAULT pin | I <sub>ADDR</sub> | 9.7 | 10 | 10.3 | | | | SYNC/FSET pin | I <sub>FSW</sub> | 9.7 | 10 | 10.3 | | | PWM MODULATOR | | <u>'</u> | | | | | | Minimum On-Time (Note 7) | | T <sub>ON MIN</sub> | - | 35 | 55 | ns | | Minimum Off-Time (Note 7) | | T <sub>OFF MIN</sub> | _ | 275 | 300 | ns | | VOLTAGE ERROR AMPLIFIER | | | | | | | | Open Loop DC Gain (Note 7) | | $AV_{EA}$ | _ | 80 | _ | dB | | Unity Gain Bandwidth (Note 7) | | GBW <sub>EA</sub> | _ | 12 | - | MHz | | Slew Rate (Note 7) | | SR <sub>COMP</sub> | _ | 15 | - | V/μs | | Output Source/Sink Current | V <sub>COMP</sub> = 1.2 V | I <sub>COMP</sub> | 10 | 20 | - | mA | | COMP Voltage Swing | I <sub>COMP(SOURCE)</sub> = 2 mA | V <sub>COMP_H</sub> | 3.1 | 3.4 | - | V | | | I <sub>COMP(SINK)</sub> = 2 mA | V <sub>COMP L</sub> | - | 0.55 | 0.78 | V | | FB Bias Current | V <sub>FB</sub> = 1.00 V | I <sub>FB</sub> | -150 | - | 150 | nA | | CURRENT SENSE AMPLIFIER | • | • | | • | • | | | Closed Loop DC Gain | | $AV_{CA}$ | - | -10 | _ | mV/A | | -3dB Gain Bandwidth (Note 7) | | BW <sub>CA</sub> | - | 7 | - | MHz | | REFERENCE VOLTAGE | | | | • | _ | • | | Reference Voltage (Note 7) | Programmable Range, $R_{SS/MODE1} = 10.0 kΩ$ | $V_{FB}$ | 0.50 | _ | 1.25 | V | | | Resolution, $R_{SS/MODE1} = 10.0 \text{ k}\Omega$ | | _ | 50 | _ | mV | | | Setting/Value | 7 | Determin | ned by R <sub>V</sub> s | SET/FALIIT | V | **ELECTRICAL CHARACTERISTICS** (VIN = PVIN = 12 V, VOUT = 1.0 V, $F_{SW}$ = 500 kHz, circuit of Figure 1. Typical values: $T_A = T_J = 25^{\circ}C$ , min/max: $-40^{\circ}C \le T_J \le 150^{\circ}C$ , unless otherwise specified.) (continued) | Parameter | Co | nditions | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------|----------------------|------------------------------------|------------------------|----------|------| | REFERENCE VOLTAGE | | | | | | | | | Reference Voltage Accuracy | $0^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$ | R <sub>VSET</sub> = 10.0 kΩ | V <sub>FB_ACCY</sub> | 494 | 500 | 506 | mV | | | | R <sub>VSET</sub> = 82.5 kΩ | | 994 | 1000 | 1006 | | | | | R <sub>VSET</sub> = open | 1 | 1243 | 1250 | 1257 | | | | -40°C ≤ T <sub>J</sub> ≤ 150°C | R <sub>VSET</sub> = 10.0 kΩ | 1 | 492 | 500 | 508 | | | | | R <sub>VSET</sub> = 82.5 kΩ | 1 | 992 | 1000 | 1008 | | | | | R <sub>VSET</sub> = open | 1 | 1241 | 1250 | 1259 | | | CYCLE-BY-CYCLE CURRENT LIM | IT | | | | | | | | Valley Current Limit (Note 7) | Threshold Range | | $I_{VLY}$ | 10 | - | 32 | Α | | | Resolution | 10 ≤ A I <sub>VLY</sub> < 20 A | 1 | - | 2 | - | | | | | 20 ≤ A I <sub>VLY</sub> < 32 A | 1 | - | 4 | _ | | | | Setting | | 1 | Determ | ned by R <sub>IN</sub> | ION/ILIM | | | | Accuracy, I <sub>VLY</sub> ≥ 12 A | A, 0°C < T <sub>J</sub> < 125°C | 1 | -5 | - | 10 | % | | | Accuracy, I <sub>VLY</sub> ≥ 12 A | A, -40°C < T <sub>J</sub> < 150°C | 1 | -10 | - | 15 | | | Over–Current Protection<br>De–Bounce Time (Note 7) | Consecutive cycles b | Consecutive cycles before fault state entry | | - | 32 / F <sub>SW</sub> | _ | s | | Negative Current Limit Threshold (Note 7) | Low-Side FET | | I <sub>LIM_NEG</sub> | - | 25 | - | Α | | SWITCHING FREQUENCY | • | | | | | | | | Switching Frequency, 1 Phase | Programmable Rang | $F_{SW}$ | 200 | _ | 2000 | kHz | | | | Resolution | 200 ≤ F <sub>SW</sub> < 400 kHz | | _ | 50 | - | | | | | 400 ≤ F <sub>SW</sub> < 1,000 kHz | | _ | 100 | _ | | | | | 1,000 ≤ F <sub>SW</sub> ≤ 2,000 kHz | | _ | 200 | _ | 1 | | | Setting | | | Determined by R <sub>SYNC/FS</sub> | | NC/FSET | | | | Accuracy | | | -10 | | 10 | % | | SYNCHRONIZATION (SYNC/FSET | PIN) | | • | | | | • | | Logic High Output Voltage, Master | ISYNC = 4 mA (sourci | ng) | VOH_SYNC | VCC -<br>0.3 | _ | - | V | | Logic Low Output Voltage, Master | ISYNC = -4 mA (sinki | ng) | VOL_SYNC | | - | 0.3 | V | | Logic High Input Voltage, Slave | | | VIH_SYNC | VCC -<br>1.0 | - | - | V | | Logic Low Input Voltage, Slave | | | VIL_SYNC | - | _ | 1.0 | V | | Hysteresis (Slave) | | | | - | 1.3 | - | V | | Input Current Bias, Slave | | | IIN_SYNC | -0.5 | _ | 0.5 | μА | | Input Capacitance, Slave (Note 7) | | | | - | 5.0 | - | pF | | MASTER/SLAVE FAULTS (FAULT, S | SFAULT PINS) | | • | | | | | | Tri-State Voltage | I <sub>FAULT</sub> = I <sub>SFAULT</sub> = 0 | | VFLT_3ST | 1.7 | 2.0 | 2.3 | V | | Tri-State Source Current | VFAULT = VSFAULT = 1.6 V | | I <sub>3ST UP</sub> | 230 | 300 | 370 | μА | | Tri-State Sink Current | VFAULT = VSFAULT = 2.4 V | | I <sub>3ST_DN</sub> | 80 | 100 | 120 | μА | | Output Pull-Up Impedance | I <sub>FAULT</sub> = I <sub>SFAULT</sub> = 2 mA (sourcing) | | R <sub>FLT HI</sub> | 25 | 36 | 60 | Ω | | Output Pull-Down Impedance | I <sub>FAULT</sub> = I <sub>SFAULT</sub> = -2 | | R <sub>FLT LO</sub> | 240 | 260 | 300 | Ω | | Input Logic Low Threshold | | | V <sub>FLT IL</sub> | - | _ | 0.4 | V | | Input Logic High Threshold | | | V <sub>FLT_IH</sub> | VCC - | _ | _ | V | $\begin{tabular}{ll} \textbf{ELECTRICAL CHARACTERISTICS} (VIN = PVIN = 12 \ V, \ VOUT = 1.0 \ V, \ F_{SW} = 500 \ kHz, \ circuit \ of Figure 1. \\ Typical values: $T_A = T_J = 25 \ ^\circ C, \ min/max: $-40 \ ^\circ C \le T_J \le 150 \ ^\circ C, \ unless \ otherwise \ specified.)$ (continued) $T_{SW} = 1.0 \ ^\circ C \$ | Parameter | | Conditions | Symbol | Min | Тур | Max | Unit | |--------------------------------------------|-----------------------------------------------------|--------------------------------------------------------|-----------------------|--------|------------------------|---------|-------------------| | SOFT START | | | | | | | | | Soft Start Delay Time | Setting | | T <sub>ON_DLY</sub> | - | 1 | - | ms | | | Accuracy | | | -0.8 | - | 1.4 | | | Soft Start Time (0-V <sub>FB</sub> ) | Programmable Rai | nge | T <sub>SS</sub> | 1 | - | 20 | ms | | | Resolution | | | 1, 3, | 5, 10, 15, | or 20 | | | | Setting | | | Determ | ined by R <sub>S</sub> | S/MODE1 | | | | Accuracy | 1.00 V <sub>OUT</sub> | | -20 | - | 20 | % | | | | Valid R <sub>VSET</sub> values < 1.00 V <sub>OUT</sub> | | -25 | - | 25 | | | DISABLE / SHUTDOWN | • | | | | | | | | Output Fall Time OVP, (V <sub>FB</sub> -0) | Setting | | T <sub>OFF</sub> | _ | 5 | _ | ms | | | Accuracy (for valid R <sub>VSET/FAULT</sub> values) | | | -20 | - | 20 | % | | Output Discharge Load | SW to GND | | R <sub>SW D</sub> | _ | 5 | - | kΩ | | INPUT VOLTAGE PROTECTION | 1 | | | | | | • | | Input Over-Voltage Protection | Threshold Range, | V <sub>PVIN</sub> rising | V <sub>PVIN_OVP</sub> | _ | 18 | - | V | | | Accuracy | | | | - | 5 | % | | | Hysteresis | V <sub>PVIN_HYS</sub> | _ | 200 | _ | mV | | | | De-Bounce Time | | T <sub>D VINOV</sub> | _ | 1 | _ | μS | | Input UVLO Threshold, Rising | Threshold (V <sub>PVIN</sub> ) | | V <sub>PVIN ON</sub> | - | 3.0 | - | V | | | Accuracy | | | -6 | - | 5 | % | | Input UVLO Threshold, Falling | Threshold (V <sub>PVIN</sub> ) | | V <sub>PVIN_OFF</sub> | _ | 2.5 | - | V | | | Accuracy | | _ | -6 | - | 5 | % | | OUTPUT VOLTAGE PROTECTION | • | | <u> </u> | | | | | | Output Over-Voltage Fault | Threshold | Threshold | | | 121 | - | % V <sub>FB</sub> | | Threshold<br>(FB to VSNS-, Rising FB) | Accuracy | | V <sub>OVP_TH</sub> | -2 | - | 2 | | | , , , | Hysteresis | | - | 25 | - | mV | | | | De-Bounce Time | | T <sub>D_OVP</sub> | - | 1 | - | μs | | Output Under-Voltage Fault | Threshold | | V <sub>UVP_TH</sub> | - | 20 | - | % V <sub>FB</sub> | | Threshold<br>(FB to VSNS-, Falling FB) | Accuracy | | | -3.5 | - | 2 | | | , , | Hysteresis | | | _ | 1 | - | | | | De-Bounce Time | | T <sub>D_UVP</sub> | - | 1 | - | μS | | Absolute Over-Voltage Threshold | Threshold, rising | | V <sub>OV_A</sub> | 2.02 | 2.20 | 2.38 | V | | during Soft Start (FB to VSNS-) | Hysteresis | | V <sub>OV_HYS</sub> | - | 25 | - | mV | | THERMAL PROTECTION | | | | | | | | | Thermal Shutdown Threshold (Note 7) | T <sub>J</sub> rising | | T <sub>SD</sub> | 160 | 170 | - | °C | | Restart Temperature Threshold (Note 7) | T <sub>J</sub> falling | | T <sub>RST</sub> | - | 155 | - | °C | | IMON | | | | | | | | | Output Offset Voltage | I <sub>OUT</sub> = 0 A | | V <sub>IMON_0</sub> | _ | 1.00 | - | V | | Output Voltage Gain | V <sub>IMON</sub> = [1.00 + (0 | .015625 * I <sub>OUT</sub> )] V | V <sub>IMON_I</sub> | - | 15.625 | - | mV/A | | Output Accuracy (Note 7) | I <sub>OUT</sub> = 25 A | V <sub>IMON_ACY</sub> | _ | ±8 | - | % | | | | I <sub>OUT</sub> = 15 A | | - | ±10 | - | 1 | | | | I <sub>OUT</sub> = 5 A | I <sub>OUT</sub> = 5 A | | | ±20 | - | 1 | | | | _ | | | | | | **ELECTRICAL CHARACTERISTICS** (VIN = PVIN = 12 V, VOUT = 1.0 V, $F_{SW}$ = 500 kHz, circuit of Figure 1. Typical values: $T_A = T_J = 25^{\circ}C$ , min/max: $-40^{\circ}C \le T_J \le 150^{\circ}C$ , unless otherwise specified.) (continued) | Parameter | Conditions | Symbol | Min | Тур | Max | Unit | |--------------------------------------------|------------------------------------------------------------------------------|----------------------|-----|-----|-----|------------------| | POWER GOOD (AS A PERCENTAGE | E OF V <sub>OUT</sub> ) | | | | _ | | | PGOOD Assertion (V <sub>OUT</sub> Rising) | Threshold | V <sub>PG_ON</sub> | - | 90 | - | %V <sub>FB</sub> | | | Accuracy | | -2 | - | 2 | | | PGOOD Leakage Current | V <sub>PGOOD</sub> = 5 V | I <sub>IOH_PG</sub> | - | - | 1.0 | μΑ | | PGOOD Startup Delay | From end of soft-start (V <sub>OUT</sub> ramping) until PGOOD asserts | T <sub>DH_PD</sub> | - | 560 | 720 | μs | | PGOOD De-Assert (V <sub>OUT</sub> Falling) | Threshold | $V_{PG\_OFF}$ | - | 84 | _ | %V <sub>FB</sub> | | | Accuracy | | -2 | - | 2 | | | PGOOD Low Voltage | I <sub>PGOOD</sub> = -4 mA (sinking) | $V_{OL\_PG}$ | - | - | 0.3 | V | | PGOOD Shutdown Delay | Falling EN or V <sub>FB</sub> < POWER_GOOD_OFF until PGOOD de-asserts | T <sub>DL_PD</sub> | - | 2 | 5 | μs | | AUTO RESTART | | | | | | | | Automatic-Restart (Hiccup) Delay | Setting | T <sub>HCP</sub> | - | 32 | _ | ms | | Time | Accuracy | | -15 | _ | 20 | % | | POWER STAGE | | | | | | | | High-Side MOSFET On Resistance | V <sub>BST</sub> - V <sub>PHASE</sub> = 5 V | R <sub>DS_HI</sub> | - | 2.9 | _ | mΩ | | Low-Side MOSFET On Resistance | V <sub>PVCC</sub> = 5 V | R <sub>DS_LO</sub> | - | 2.0 | - | mΩ | | High-Gate Pull-Up Resistance (Note 7) | V <sub>BST</sub> – V <sub>PHASE</sub> = 5 V, I <sub>HG</sub> = 2 mA (source) | R <sub>HG_UP</sub> | - | 1.5 | - | Ω | | High-Gate Pull-Down Resistance (Note 7) | $V_{BST} - V_{PHASE} = 5 \text{ V}, I_{HG} = 2 \text{ mA (sink)}$ | R <sub>HG_DN</sub> | _ | 0.6 | - | Ω | | Leading Edge Dead Time (Note 7) | SW/PHASE rising, V <sub>BST</sub> – V <sub>PHASE</sub> = 5 V | T <sub>SWD_UP</sub> | - | 14 | _ | ns | | Low-Gate Pull-Up Resistance (Note 7) | V <sub>PVCC</sub> = 5 V, I <sub>LG</sub> = 2 mA (source) | R <sub>LG_UP</sub> | - | 0.8 | - | Ω | | Low-Gate Pull-Down Resistance (Note 7) | | | - | 0.4 | - | Ω | | Trailing Edge Dead Time (Note 7) | SW/PHASE falling, V <sub>PVCC</sub> = 5 V | T <sub>SWD_DN</sub> | - | 9 | - | ns | | BST Rectifier On Resistance | V <sub>PVCC</sub> = 5 V, I <sub>F</sub> = 2 mA | R <sub>BST_ON</sub> | - | 50 | _ | Ω | | BST Rectifier Reverse Leakage<br>Current | V <sub>PVCC</sub> = 5 V, V <sub>PHASE</sub> = 25 V | R <sub>BST_LKG</sub> | - | _ | 3 | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>7.</sup> Performance over the indicated operating temperature range by design and/or characterization and may not be production tested. # TYPICAL PERFORMANCE CHARACTERISTICS (Results use Figure 1 circuit, $V_{IN}$ = 12 V, $V_{OUT}$ = 1.0 V, $F_{SW}$ = 500 kHz, $R_{BST}$ = 4.3 $\Omega$ , $T_A$ = 25°C, unless otherwise specified. L and $C_{OUT}$ values (Note 8).) Figure 10. High-Side $R_{DS\ ON}$ vs. Temperature, 5 $V_{GS}$ Figure 11. Low-Side $R_{DS\ ON}$ vs. Temperature, 5 $V_{GS}$ # TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED) Figure 12. Thermal Safe Operating Area, No Airflow Figure 13. Thermal Image, No Airflow, I<sub>OUT</sub> = 25 A Figure 14. Start-Up, No Load, $R_{SS/MODE1} = 10 \text{ k}\Omega$ Figure 15. Pre–Bias Start–Up, No Load, $R_{SS/MODE1} = \text{10 k}\Omega$ Figure 16. Over–Current Protection Response, Latch–Off, $I_{VLY} = 12 \text{ A}$ Figure 17. Over–Current Protection Response and Auto–Restart, Hiccup, I<sub>VLY</sub> = 12 A # TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED) Figure 18. Load Transient Response, 1–11 A, 10 A/ $\mu$ s Figure 19. Load Transient Response, 15–25 A, $10 \text{ A}/\mu\text{s}$ Figure 20. 2–Phase Load Transient Response, $10–40~A,~10~A/\mu s$ Figure 21. Dynamic IMON Tracking, 2–22 A, 2 A/ $\mu$ s Figure 22. Efficiency vs. Load, 2-Phase Figure 23. IMON Accuracy vs. Load | NOTE:<br>8. V <sub>OUT</sub> | C <sub>OUT</sub> | Supplier | L (nH) | Supplier | |-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------| | V <sub>OUT</sub> ≤ 1.2 V<br>1.8 V <sub>OUT</sub><br>V <sub>OUT</sub> ≥ 3.3 V<br>All | 470 μF, 2.5 V, 6 mΩ, 1 per phase 470 μF, 6.3 V, 10 mΩ, 1 per phase 470 μF, 6.3 V, 10 mΩ, 1 per phase 10 ll 47 μF, 6.3 V. X5R, 0805 | Panasonic 2R5PF470M6L<br>Panasonic 6TPF470MAH<br>Panasonic 6TPF470MAH<br>Generic | 330 nH, 370 μ $\Omega$<br>470 nH, 320 μ $\Omega$<br>1.0 μH, 1.5 m $\Omega$ | Wurth 744308033<br>Wurth 744301047<br>Pulse PA4343.102NLT | # APPLICATION INFORMATION #### General The NCP3294, a highly efficient stackable synchronous buck regulator, is capable of operating over an input voltage range of 3.0V to 18V, supporting load currents up to 25 A. Higher output currents can be achieved by paralleling two NCP3294 devices. The NCP3294 employs a fixed frequency current mode control scheme to provide accurate voltage regulation and fast transient response. Flexible programmability of function and parameters support multiple applications. #### V<sub>OUT</sub> Scale Loop Setting For $V_{OUT}$ Scale other than 1, a resistor divider of equivalent ratio is required from $V_{OUT}$ to FB to VSNS-. Using Table 2, select the value ( $R_{PIN}$ ) for $R_{SS/MODE1}$ corresponding to the desired $V_{OUT}$ Scale level and soft–start time ( $T_{SS}$ ). # **V<sub>OUT</sub>** Setting Use Table 2 to select the value ( $R_{PIN}$ ) for $R_{VSET/FAULT}$ corresponding to the desired $V_{OUT}$ level for the previously established $V_{OUT}$ Scale setting. # **Setting Frequency** Use Table 2 to select the value (R<sub>PIN</sub>) for R<sub>SYNC/FSET</sub> associated with the desired switching frequency per phase and the total number of phases to be implemented. # **Current Limit Setting** The per phase current limit setting ( $I_{VLY}$ ) and protection mode (hiccup/latch-off) are established by $R_{IMON/ILIM}$ , according to the $R_{PIN}$ value ( $R_{PIN}$ ) shown in Table 2. #### Master/Slave Configuration The NCP3294 can be configured as either a master or slave in an interleaved, multi-phase POL system, by its FB and VSNS- pin configuration, as shown in Table 1. **Table 1. MASTER/SLAVE CONFIGURATION** | | FB | VSNS- | Application | |--------|------------------|-------|--------------| | Master | V <sub>OUT</sub> | GND | 1 or 2 phase | | Slave | VCC | GND | 2 phase | ### **Operation Modes** Device operating mode is determined by 1% resistor selection ( $R_{PIN}$ ) at the appropriate device pin, as shown in Table 2. **Table 2. OPERATING MODE SELECTION** | | R | VSET/FAULT P | in | R <sub>SS/MO</sub> | <sub>DE1</sub> Pin | R <sub>IMON/ILIM</sub> Pin | R <sub>MODE2/S</sub> | FAULT Pin | R <sub>SYNC/F</sub> | SET Pin | |-------------------------|----------------|------------------------------------------|------------------------------------------|-------------------------|--------------------------------------|--------------------------------------------------------|----------------------|-------------------|---------------------|--------------------| | | | Set V <sub>OUT</sub> | | | Scale and<br>Time (T <sub>SS</sub> ) | Set Current<br>Limit (I <sub>VLY</sub> ),<br>per Phase | | Count and on Mode | | quency<br>er Phase | | $R_{PIN}$ (k $\Omega$ ) | 1 Scale<br>(V) | <sup>1</sup> / <sub>2</sub> Scale<br>(V) | <sup>1</sup> / <sub>4</sub> Scale<br>(V) | T <sub>SS</sub><br>(ms) | V <sub>OUT</sub> -<br>Scale (N) | I <sub>LIM</sub><br>(A) | Phases<br>(N) | Mode | 1φ<br>(kHz) | 2φ<br>(kHz) | | 10.0 | 0.50 | 1.30 | 2.40 | 1 | 1 | 10 | 1 phase | Hiccup | 200 | 200 | | 15.0 | 0.55 | 1.35 | 2.50 | 3 | | 12 | (1φ) | | 250 | 250 | | 18.2 | 0.60 | 1.40 | 2.60 | 5 | | 14 | | Latch-Off | 300 | 300 | | 22.1 | 0.65 | 1.45 | 2.70 | 10 | | 16 | | | 350 | 350 | | 27.4 | 0.70 | 1.50 | 2.80 | 15 | | 18 | 2 phase | Hiccup | 400 | 400 | | 33.2 | 0.75 | 1.55 | 2.90 | 1 | 1/2 | 20 | (2φ) | | 500 | 450 | | 39.2 | 0.80 | 1.60 | 3.00 | 3 | 1 | 24 | | Latch-Off | 600 | 500 | | 47.5 | 0.85 | 1.65 | 3.10 | 5 | | 28 | | | 700 | 550 | | 56.2 | 0.90 | 1.70 | 3.20 | 10 | 1 | 32 | | | 800 | 600 | | 68.1 | 0.95 | 1.75 | 3.30 | 15 | | | | | 900 | 650 | | 82.5 | 1.00 | 1.80 | 3.40 | 1 | 1/4 | | | | 1,000 | 700 | | 100 | 1.05 | 1.90 | 3.50 | 3 | | | | | 1,200 | 750 | | 121 | 1.10 | 2.00 | 4.00 | 5 | | | | | 1,400 | 800 | | 150 | 1.15 | 2.10 | 4.50 | 10 | | | | | 1,600 | 850 | | 182 | 1.20 | 2.20 | 5.00 | 15 | | | | | 1,800 | 900 | | 221 | 1.25 | 2.30 | 5.50 | 20 | | | | | 2,000 | 1,000 | The use of substitute resistor values is not recommended. #### **Soft Start** The NCP3294 soft–start function allows starting into a pre–biased output. When the device is enabled, the soft–start ramp time (T<sub>SS</sub>) begins after a fixed delay (T<sub>ON DLY</sub>). During the soft-start ramp, switching is prevented when pre-biased $V_{FB}$ exceeds the target reference voltage. At the end of soft-start, if $V_{FB}$ continues to be greater than the programmed reference level, switching will commence to bring the output into compliance. When the device is disabled, or at falling UVLO, the device shuts down immediately and the power MOSFETs are forced off. #### **Enable** The NCP3294 is enabled when the rising EN voltage $(V_{EN\ H})$ exceeds $V_{EN\ TH}$ , as illustrated below: Figure 24. Enable Thresholds and Hysteresis Optional $R_{\rm EN}$ can be added externally to increase the amount of hysteresis to reach the falling threshold. The falling threshold can be calculated by: $$V_{EN\_L} = V_{EN\_TH} - I_{HYS} \cdot (R_{HYS} + R_{EN})$$ (eq. 1) The EN pin can also be used to implement an input supply UVLO function using the circuit below: Figure 25. EN Pin Input UVLO Circuit The associated rising and falling $V_{IN}$ thresholds are: $$V_{IN\_H} = V_{EN\_TH} \cdot \left(\frac{R1}{R2} + 1\right)$$ (eq. 2) $$V_{IN\_L} = K + R1 \cdot \left(\frac{K}{R2} - I_{HYS}\right)$$ (eq. 3) where: $$K = V_{EN\_TH} - I_{HYS} \cdot R_{HYS}$$ (eq. 4) To avoid unintended or undefined operation, the EN pin should not be left floating in the application. Figure 26. Typical EN Pin Bias Current # **Over-Current Protection (OCP)** The NCP3294 employs a cycle–by–cycle valley current limit ( $I_{VLY}$ ) threshold to protect the regulator. The average current limit ( $I_{LIM}$ ) value can be calculated from the inductor ripple current and $I_{VLY}$ using: $$I_{LIM} = I_{VLY} + \frac{V_{OUT} \cdot (V_{IN} - V_{OUT})}{2 \cdot V_{IN} \cdot L \cdot F_{SW}}$$ (eq. 5) OCP detection starts at the beginning of the soft–start ramp ( $T_{SS}$ ) and extends until shutdown. Inductor current is monitored between SW and PGND. If the OCP event lasts for more than 32 consecutive switching cycles, the device enters fault state (hiccup or latch–off). If $V_{OUT}$ is falling rapidly, the device may trip under–voltage protection before the 32 current limit cycles accumulate. To restart the device from an OCP latch-off condition, the system needs to toggle VCC or EN off, then back on. #### Output Under-Voltage Protection (UVP) UVP detection is active from when PGOOD asserts at the end of soft–start, until shutdown. The NCP3294 will force PGOOD low and turn off both power MOSFETs once the FB pin voltage falls below $V_{\rm UVP\_TH}$ threshold for more than $T_{\rm D~UVP}$ To restart the device after a UVP latch-off, the system needs to toggle VCC or EN off, and then back on. # **Output Over-Voltage Protection (OVP)** The NCP3294 offers output over-voltage protection to protect the regulator and prevent the possible destruction of the downstream load. OVP is active from the beginning of soft-start until shutdown, latch-off, or during hiccup idle time. During operation, if the FB pin voltage exceeds the $V_{OVP\_TH}$ threshold for longer than $T_{D\_OVP}$ OVP is triggered and PGOOD is forced low. Once OVP triggers, FCCM operation is maintained while the DAC voltage ramps down at the T<sub>OFF</sub> rate, preventing large negative voltage spikes from occurring at the output. Once the DAC reaches 0, the high-side FET is turned off, while the low-side FET remains on. Figure 27. OVP Behavior during Normal Operation During soft–start, the OVP threshold is set to a fixed absolute value of $V_{\rm OV\ A}$ . Figure 28. OVP Behavior during Start-Up To restart the device after an OVP latch-off, the system needs to toggle VCC or EN off, and then back on. #### Thermal Shutdown (T<sub>SD</sub>) Severe overheating is prevented by forcing the entire device into shutdown when die temperature $(T_J)$ reaches the thermal shutdown threshold $(T_{SD})$ . $T_{SD}$ detection activates when VCC and EN are valid. Once the thermal protection is triggered, the entire chip remains off until $T_J$ cools to $T_{RST}$ , where an automatic recovery and soft–start sequence commence. #### Input Over-Voltage Protection (V<sub>IN</sub> OVP) When the input voltage, measured at the PVIN pin, exceeds the $V_{PVIN\_OVP}$ threshold for the de-bounce time of $T_{D\ VINOV}$ , the device enters fault state and switching ceases. Once the input voltage falls below $V_{PVIN\_OVP} - V_{PVIN\_HYS}$ , an automatic restart occurs after a fixed 32 ms delay. # Hiccup / Latch-Off Mode The selected resistor value at the MODE2/SFAULT pin $(R_{MODE2/SFAULT})$ determines whether hiccup or latch-off protection mode is applied under $V_{OUT}$ OVP, $V_{OUT}$ UVP, or OCP conditions. To restart a device in latch–off mode, EN or VCC need to be toggled. In hiccup mode, the idle time counter ( $T_{HCP}$ ) begins counting when the device shuts down for OCP, UVP, or the end of OVP DAC ramp down. A normal start–up sequence automatically occurs once $T_{HCP}$ expires. #### **PGOOD Pin** The PGOOD signal is held low during soft-start and in shutdown state. PGOOD is high while $V_{FB}$ remains within the adjustable regulation envelope determined by the $V_{OVP\_TH}$ and $V_{UVP\ TH}$ thresholds. During thermal shutdown (T<sub>SD</sub>), PGOOD is low until the device sufficiently cools. PGOOD will be low during all fault conditions. #### 2-Phase Frequency and Synchronization Per phase switching frequency ( $F_{SW}$ ) and phase count (N) are programmed by $R_{SYNC/FSET}$ and $R_{MODE2/SFAULT}$ resistor value selections per Table 2. The master and slave phases are determined by FB and VSNS- pin connections shown in Table 1. In a 2-phase system, the master outputs a SYNC signal to the the slaves' SYNC pins to establish a common switching frequency and evenly space the phases, as shown in the subsequent figure: The falling edge of the SYNC pulse resets the ramp, beginning the interleaved PWM on-cycles after a narrow propagation delay. The vertical dotted lines signify the modulated PWM edge (duty cycle). Figure 29. 2-Phase Synchronization Timing # **FAULT and SFAULT Operation** In a 2-phase application, communication between the master and slaves is accomplished via signaling over the VSET/FAULT and MODE2/SFAULT pins. The following table is a summary of NCP3294 actions in response to the main fault conditions: Table 3. MASTER / SLAVE ACTIONS BY PROTECTION TYPE | | Master / Standalone | Protection | | Slave | |--------------------|-----------------------------------------------------------------------------------------------------|------------|------------------------|--------------------------------------------------------------------------------------| | Detection | Action | Туре | Detection | Action | | Vcc | Auto recoverable Both power MOSFETS off FAULT pulled high SFAULT pulled low | UVLO | V <sub>CC</sub> | Auto recoverable Both power MOSFETS off FAULT pulled high SFAULT pulled low | | T <sub>J</sub> | Auto recoverable Both power MOSFETS off FAULT pulled low | TSD | ТЈ | Auto recoverable Both power MOSFETS off SFAULT pulled low | | I <sub>DRAIN</sub> | Cycle-by-cycle current limit<br>Both power MOSFETS off<br>FAULT pulled low | OCP | I <sub>DRAIN</sub> | Cycle-by-cycle current limit<br>Both power MOSFETS off<br>SFAULT pulled low | | V <sub>FB</sub> | Both power MOSFETS off FAULT pulled low | UVP | Master V <sub>FB</sub> | Both power MOSFETS off after<br>Master pulls FAULT low | | V <sub>FB</sub> | Ramp down DAC with FCCM<br>High-side FET turns off<br>Low-side FET remains on<br>SFAULT pulled high | OVP | Master V <sub>FB</sub> | Once Master pulls SFAULT high:<br>High-side FET turns off<br>Low-side FET remains on | # **FAULT and SFAULT Signaling** The VSET/FAULT and MODE2/SFAULT pins utilize bi-directional signaling for master/slave communication and fault management. The figures below illustrate how the circuit works: Figure 30. VSET/FAULT Pin Circuit The internal signal MF\_DRV asserts high when a master fault occurs. RST\_DRV gets asserted to reset the system. M\_FAULT and RST\_FAULT are the associated fault signals (active high). Figure 31. MODE2/SFAULT Pin Circuit The internal signal OV\_DRV asserts when the master detects an output OVP event, which forces the MODE2/SFAULT pin high. SF\_DRV asserts when a slave needs to signal a fault condition. OV\_FAULT and S\_FAULT are the associated fault signals (active high). When EN = 0, the master forces both VSET/FAULT and MODE2/SFAULT low. Switching is prohibited. The VSET/FAULT and MODE2/SFAULT signals remain tri-stated (2 V) during normal operation. Figure 32. Master/Slave Start-Up Signals At start-up, once EN is asserted, the master imposes a small housekeeping delay before tri-stating the MODE2/SFAULT pin, which awakens the slave. While VSET/FAULT is low, all the master and slave FETs remain off After the TON\_DELAY period expires, the master tri-states the VSET/FAULT pin and the soft-start cycle begins. Figure 33. Master/Slave Power-Off Signals When EN goes low, the VSET/FAULT and MODE2/SFAULT pins remain tri-stated until the TOFF\_DELAY and TOFF\_FALL intervals expire. Then, the master lowers the VSET/FAULT pin which halts switching and all FETs are turned off. Later, the master lowers the MODE2/SFAULT pin, returning the slaves to their stand-by (inactive) state. Figure 34. Master/Slave Signals, Master OCP or UVP When the master encounters an over-current fault situation, indicated here by internal logic signal (OCP) high, it lowers the VSET/FAULT pin to instruct the slave to stop switching. Once the master completes its hiccup cycle, it momentarily cycles MODE2/SFAULT low to reset and re-activate the slave. Upon expiration of the TON\_DELAY interval, the master tri-states the VSET/FAULT pin and a soft-start cycle commences The same signaling/sequence is used in response to output under-voltage (UVP) faults. Figure 35. Master/Slave Signals, Slave OCP or OT Fault When any slave encounters an over-current event, it signals the master by lowering the MODE2/SFAULT pin. As a result, the master forces VSET/FAULT low to halt all switching. Once the slave hiccup period expires, it releases the MODE2/SFAULT signal. The master holds VSET/FAULT low to prevent all switching until TON\_DELAY elapses. When the master releases the VSET/FAULT signal to the tri-state level, the soft-start cycle commences. The same signaling/sequence is used in response to an over-temperature (OT) fault. Figure 36. Master/Slave Signals, OVP Fault In the event of an output over-voltage fault (OVP), the VSET/FAULT and MODE2/SFAULT pins both remain at 2 V until the DAC ramps down the output in a controlled fashion. During the hiccup interval, the master pulls MODE2/SFAULT high, instructing the slaves to turn off high-side FETs and enhance low-side FETs. After the hiccup cycle, the master forces both signals low, momentarily, which resets the slaves. Slaves re-activate when the master releases the MODE2/SFAULT signal during the TON\_DELAY interval. When the master releases the VSET/FAULT signal, the re-start ramp begins. # Operating / Fault States The table below provides a summary of device and pin states during operating and/or fault conditions: # **Table 4. STATE TRUTH TABLE** | | Action/Function | | | | | | |----------------------------------------------------------------------------|-----------------|----------|----------------|-----------------------------------------------|-----------------------|--| | State/Condition | PGOOD Pin | COMP Pin | ОСР | OVP | UVP | | | POR<br>V <sub>CC</sub> < UVLO | N/A | N/A | N/A | N/A | N/A | | | <b>Disabled</b> ,<br>EN low, V <sub>CC</sub> > UVLO | Low | Low | Disabled | Disabled | Disabled | | | Start-Up Delay<br>EN low, V <sub>CC</sub> > UVLO,<br>before SS ramp begins | Low | Low | Disabled | Disabled | Disabled | | | Soft Start<br>EN high, V <sub>CC</sub> > UVLO | Low | Active | Active | Active,<br>(threshold = V <sub>OV_A</sub> ) | Disabled | | | Normal Operation | High | Active | Active | Active,<br>(threshold = V <sub>OVP_TH</sub> ) | Active | | | Over-Current (OCP) | Low | | Cycle-by-Cycle | Active until shutdown | Active until shutdown | | | Over-Voltage (OVP) | Low | | Disabled | | Disabled | | | Under Voltage (UVP) | Low | | Disabled | Disabled | | | | Thermal Shutdown<br>(T <sub>SD</sub> ) | Low | Low | Disabled | Disabled | Disabled | | | Hiccup Idle Time | Low | Low | Disabled | Disabled | Disabled | | # **PCB LAYOUT GUIDELINE** Good electrical layout is key to ensure proper operation, high efficiency, and noise reduction. - Bias Decoupling: Place the decoupling caps as close as possible to the controller's VCC and VDRV pins. The VCC pin filter resistor should be $\leq 2.2 \,\Omega$ to prevent a large voltage drop. - Input Supply Decoupling: Place and route the input capacitors to maintain the shortest possible current loop length to reduce parasitic inductance, input voltage spikes, and noise emission. Commonly, a low ESL MLCC capacitor is placed adjacent to the PVIN and PGND pins for high frequency noise reduction. - Power Paths: Use the widest and shortest possible traces for high current paths such as PVIN, VOUT, SW, and PGND to minimize series ESL and ESR. ESR contributes to power losses and temperature rise. - Switching Node: The SW, PHASE, and BST pins contain high-voltage discontinuous switching waveforms with sharp edges. Care should be taken to avoid capacitive coupling to sensitive signals like FB, VSNS-, and COMP. Avoid routing these sensitive signals adjacent to or over/under on adjacent layers without GND shields, to the discontinuous switching signals. - It is recommended to add RC snubber component locations to the PCB design should these be required to provide additional damping for peak SW voltages. The snubber devices should be placed adjacent to the IC, between SW and GND. - Bootstrap: The bootstrap capacitor (C<sub>BST</sub>) and series resistor (R<sub>BST</sub>) should be connected directly between the BST and PHASE pins using a low impedance path. It is not necessary to establish a connection between PHASE and SW, as this is already accomplished within the IC. The series resistor is used for limiting peak SW voltages - to safe levels, particularly at elevated $V_{IN}$ levels. $R_{BST}$ works similar to a RC snubber by slowing the switching edges, which may also be used, although either can negatively impact efficiency. - Voltage Sense: Use a Kelvin sense pair to route from the FB and VSNS- pins to the remote sense point. The pair is best routed over solid GND plane, if possible. Avoid routing adjacent to switching nodes or other noise sources. - Compensation Network: All components of the RC network connected to FB and COMP should be placed as close as possible to the IC pins with care to avoid routing traces adjacent to noise sources. - Ground: Directly connect the exposed PGND pad to the GND plane using multiple vias. The use of multiple system GND planes is recommended. - Connect AGND pin to the system GND plane at a single location, near the IC's AGND pin, using a robust, low impedance path. - Master/Slave Signals: In a multi-phase/stacked system, master and slave interconnections should be routed using low impedance traces avoiding switching noise sources. This is particularly important for the COMP signal. - Thermal Layout Considerations: - Ensure the large exposed pad (DAP) under the IC, is securely soldered. - Improved heat spreading can be achieved by using multiple GND layers with liberally applied thermal vias around the IC connected to those GND planes. - Use large copper pours (areas), where possible, to improve thermal conduction and radiation. - Keep the inductor away from the IC to distribute heat sources and reduce vicinity heating. #### **ORDERING INFORMATION** | Device | Current | Package | Shipping <sup>†</sup> | |--------------|---------|-------------------------------|--------------------------| | NCP3294MNTXG | 25 A | WQFN34, 5 x 7 mm<br>(Pb-Free) | 3000 Units / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # **WQFN34 5.00x7.00x0.75, 0.50P**CASE 510CL ISSUE D **DATE 12 NOV 2024** - A) ALL DIMENSIONS ARE IN MILLIMETERS. B) DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. MOLD FLASH OR BURRS DOES NOT EXCEED 0.10MM. - BURRS DOES NOT EXCEED 0.10MM. C) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-2018. | A۶ | ASME Y14.5M-2018. | | | | | |----|-------------------|-------------|------|------|--| | | | MILLIMETERS | | | | | | DIM | MIN. | NOM. | MAX. | | | | Α | 0.70 | 0.75 | 0.80 | | | | A1 | 0.00 | | 0.50 | | | | A3 | 0.20 REF | | | | | | b | 0.20 | 0.25 | 0.30 | | | | b2 | 0.25 | 0.30 | 0.35 | | | | b3 | 0.40 | 0.50 | 0.60 | | | | D | 4.90 | 5.00 | 5.10 | | | | D2 | 3.40 | 3.50 | 3.60 | | | | D3 | 0.98 | 1.08 | 1.18 | | | | D4 | 0.73 | 0.83 | 0.93 | | | | D5 | 0.50 | 0.60 | 0.70 | | | | D6 | 1.87 | 1.97 | 2.07 | | | | D7 | 0.45 | 0.55 | 0.65 | | | | D8 | 0.20 | 0.30 | 0.40 | | | | D9 | 0.20 | 0.30 | 0.40 | | | | D10 | 0.65 | 0.75 | 0.85 | | | | E | 6.90 | 7.00 | 7.10 | | | | E2 | 1.68 | 1.78 | 1.88 | | | | E3 | 3.40 | 3.50 | 3.60 | | | | E4 | 2.03 | 2.13 | 2.23 | | | | E5 | 0.98 | 1.08 | 1.18 | | | | E6 | 1.89 | 1.99 | 2.09 | | | | E7 | 2.15 | 2.25 | 2.35 | | | | E8 | 0.25 | 0.35 | 0.45 | | | | e | 0.50 BSC | | | | | | e1 | 1.25 BSC | | | | | | e2 | 1.47 BSC | | | | | | e3 | 0.80 BSC | | | | | | e4 | 0.275BSC | | | | | | k1 | 0.35 REF | | | | | | k2 | 0.25 REF | | | | | | k3 | 0.30 REF | | | | | | k4 | 0.54 REF | | | | | | k5 | 0.75 REF | | | | | | k6 | 0.40 REF | | | | | | k7 | 0.63 REF | | | | | | L | 0.30 | 0.40 | 0.50 | | # TOP VIEW # GENERIC MARKING DIAGRAM\* ×XXXXXXXX XXXXXXXXX AWLYYWW XXXX = Specific Device Code A = Assembly Location = Work Week WL = Wafer Lot YY = Year WW \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON06837H | Electronic versions are uncontrolled except when accessed directly from the Document Re<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | WQFN34 5.00x7.00x0.75, 0.50P | | PAGE 1 OF 1 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales