# **Dual MOSFET Gate Driver, High Performance** ## NCP81075 #### Introduction The NCP81075 is a high performance dual MOSFET gate driver optimized to drive the gates of both high and low side power MOSFETs in a synchronous buck converter. The NCP81075 uses an on-chip bootstrap diode to eliminate the external discrete diode. A high floating top driver design can accommodate HB voltage as high as 180 V. The low-side and high-side are independently controlled and match to 4 ns between the turn-on and turn-off of each other. Independent Under-Voltage lockout is provided for the high side and low side driver forcing the output low when the drive voltage is below a specific threshold. #### **Features** - Drives Two N-Channel MOSFETs in High-Side and Low-Side Configuration - Floating Top Driver Accommodates Boost Voltage up to 180 V - Switching Frequency up to 1 MHz - 20 ns Propagation Delay Times - 4 A Sink, 4 A Source Output Currents - 8 ns Rise / 7 ns Fall Times with 1000 pF Load - UVLO Protection - Specified from -40°C to 140°C - Offered in SOIC-8 (D), DFN8 (MN), WDFN10 (MT) Packages - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant #### **Applications** - Telecom and Datacom - Isolated Non–Isolated Power Supply Architectures - Class D Audio Amplifiers - Two Switch and Active Clamp Forward Converters #### **Simplified Application Diagram** 1 SOIC-8 NB CASE 751-07 DFN8 CASE 506CY WDFN10 CASE 511CE #### MARKING DIAGRAMS NCP81075 = Specific Device Code = Assembly Location L = Wafer Lot Y = Year W = Work Week • Pb-Free Package (Note: Microdot may be in either location) #### **PINOUT DIAGRAMS** | VDD | 1 | 8 L | .0 | VDD | 1 | 10 | LO | |-----|----------|-----|-----------|-----|--------|----|-----| | НВ | 2 | 7 \ | /SS | НВ | 2 | 9 | VSS | | НО | | 6 L | | НО | 3 | 8 | LI | | | 4 | | -'<br>-II | HS | 4 | 7 | HI | | HS | 4 | 5 F | 11 | NC | 5 | 6 | NC | | | SOIC/DEN | 18 | | | WDFN10 | ) | | NCP81075 (top views) #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|---------------------|-----------------------| | NCP81075DR2G | SOIC8<br>(Pb-Free) | 2500 /<br>Tape & Reel | | NCP81075MNTXG | DFN8<br>(Pb-Free) | 4000 /<br>Tape & Reel | | NCP81075MTTXG | WDFN10<br>(Pb-Free) | 4000 /<br>Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. **Table 1. PIN DESCRIPTION** | Pin No.<br>SOIC/DFN8 | Pin No.<br>WDFN10 | Symbol | Description | |----------------------|-------------------|--------|------------------------------------------| | 1 | 1 | VDD | Positive Supply to the Lower Gate Driver | | 2 | 2 | НВ | High Side Bootstrap Supply | | 3 | 3 | НО | High Side Output | | 4 | 4 | HS | High-Side Source | | 5 | 7 | HI | High-Side Input | | 6 | 8 | LI | Low-Side Input | | 7 | 9 | VSS | Negative Supply Return | | 8 | 10 | LO | Low-Side Output | | - | 5,6 | NC | No Connect | **Table 2. MAXIMUM RATINGS** | | Parameter | Value | Units | |-----------------|--------------------------------------------|----------------------------------------------------------|-------| | | VDD | -0.3 to 24 | V | | | V <sub>HB</sub> | -0.3 to 200 | V | | V <sub>HO</sub> | DC | V <sub>HS</sub> – 0.3 to V <sub>HB</sub> + 0.3 | V | | | Repetitive Pulse < 100 ns | $V_{HS}$ – 2 to $V_{HB}$ + 0.3, $(V_{HB} - V_{HS} < 24)$ | | | V <sub>HS</sub> | DC | -20 to 200 - VDD | V | | V <sub>LO</sub> | DC | -0.3 to VDD + 0.3 | V | | | Repetitive pulse < 100 ns | -2 to VDD + 0.3 | | | | V <sub>HI</sub> , V <sub>LI</sub> | –10 to 24 | V | | | V <sub>HB -</sub> HS | -0.3 to 24 | V | | Operating C | Junction Temperature Range, T <sub>J</sub> | -40 to 170 | °C | | Sto | rage Temperature, T <sub>STG</sub> | -65 to 150 | °C | | Lead Ter | mperature (Soldering, 10 sec) | +300 | °C | | | НВМ | 1000 | V | | | CDM | 2000 | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. $V_{HB} - V_{HS}$ should be in the range of -0.3 V to +20 V. **Table 3. RECOMMENDED OPERATING CONDITIONS** | | Parameter | | Nom | Max | Units | |-----------------|--------------------------------------|---------------------------------------------|-----|------------------------------|--------| | $V_{DD}$ | Supply Voltage Range | 8.5 | 12 | 20 | V | | V <sub>HS</sub> | Voltage on HS (DC) | -10 | | 180 – VDD | | | $V_{HB}$ | Voltage on HB | V <sub>HS</sub> + 8,<br>V <sub>DD</sub> – 1 | | V <sub>HS</sub> + 20,<br>180 | | | | Voltage Slew Rate on HS | | | 50 | V / ns | | TJ | Operating Junction Temperature Range | -40 | | +140 | °C | | V <sub>HO</sub> | | V <sub>HS</sub> – 0.3 | | V <sub>HB</sub> + 0.3 | V | | $V_{LO}$ | | -0.3 | | V <sub>DD</sub> + 0.3 | V | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. #### **ABSOLUTE MAXIMUM RATINGS** Table 4. ELECTRICAL/THERMAL INFORMATION (All signals referenced to GND unless noted otherwise, Note 2) | Thermal Characteristic | SOIC | DFN8 | DFN10 | Unit | |---------------------------------------------------------------------------|------|------|-------|------| | $\theta_{JA}$ Junction to Ambient thermal resistance | 116 | 36 | 35 | °C/W | | $\theta_{\text{JC(top)}}$ Junction to case (Top) thermal resistance | 98 | 42 | 32 | | | $\theta_{JB}$ Junction to Board thermal resistance | 52 | 19.1 | 12 | | | $\theta_{\text{JC(Bottom)}}$ Junction to case (Bottom) thermal resistance | 40 | 4 | 1.3 | | | ψ <sub>JT</sub> Junction to top characterization parameter | 14 | 0.6 | 0.2 | | | ψ <sub>JB</sub> Junction to board characterization parameter | 39 | 19.3 | 12.2 | | | Moisture Sensitivity Level (MSL) QFN Package | | 1 | | | <sup>2.</sup> This data was taken using the JEDEC proposed High-K Test PCB. | Parameter | | Test Condition | Min | Тур | Max | Units | |-------------------------------------|------------------------------------------|-------------------------------------------------------|-----|------|------|-------| | SUPPLY CU | JRRENTS | | | | | | | I <sub>DD</sub> | VDD quiescent current | V <sub>LI</sub> = V <sub>HI</sub> = 0 | | 0.85 | 1.8 | mA | | I <sub>DDO</sub> | VDD operating current | f = 500 kHz, C <sub>LOAD</sub> = 0 | | 7.3 | 15 | | | | | f = 300 kHz, C <sub>LOAD</sub> = 0 | | 4.9 | 11 | | | I <sub>HB</sub> | Boot voltage quiescent current | V <sub>LI</sub> = V <sub>HI</sub> = 0 V | | 0.92 | 1.8 | | | I <sub>HBO</sub> | Boot voltage operating current | f = 500 kHz, C <sub>LOAD</sub> = 0 | | 6.55 | 12 | | | | | f = 300 kHz, C <sub>LOAD</sub> = 0 | | 4.5 | 7.0 | | | I <sub>HBS</sub> | HB to V <sub>SS</sub> quiescent current | V <sub>HS</sub> = V <sub>HB</sub> = 110 V | | 5.0 | 25 | μΑ | | I <sub>HBSO</sub> | HB to V <sub>SS</sub> operating current | f = 500 kHz, C <sub>LOAD</sub> = 0 | | 0.1 | | mA | | INPUT | | | | | | | | V <sub>HIH</sub> , V <sub>LIH</sub> | Input rising threshold | | 2.7 | | | V | | V <sub>HIL</sub> , V <sub>LIL</sub> | Input falling threshold | 1 1 | | | 0.8 | | | R <sub>IN</sub> | Input Pulldown Resistance | | 100 | 170 | 350 | kΩ | | UNDERVO | LTAGE PROTECTION (UVLO) | | | • | | | | | VDD rising threshold | | 6.2 | 7.1 | 8.0 | V | | | VDD threshold hysteresis | 1 1 | | 0.58 | | | | | VHB rising threshold | 1 1 | 5.5 | 6.5 | 7.5 | | | | VHB threshold hysteresis | 1 1 | | 0.5 | | _ | | BOOTSTRA | AP DIODE | | | | • | • | | V <sub>F</sub> | Low-current forward voltage | I <sub>VDD</sub> – HB = 100 μA | | 0.59 | 0.95 | V | | V <sub>FI</sub> | High-current forward voltage | I <sub>VDD</sub> – HB = 100 mA | | 0.85 | 1.1 | | | R <sub>D</sub> | Dynamic resistance, $\Delta VF/\Delta I$ | I <sub>VDD</sub> – HB = 100 mA and 80 mA | | 0.94 | 2.0 | Ω | | LO GATE D | RIVER | | | • | | | | $V_{LOL}$ | Low level output voltage | I <sub>LO</sub> = 100 mA | | 0.1 | 0.40 | V | | V <sub>LOH</sub> | High level output voltage | $I_{LO} = -100 \text{ mA}, V_{LOH} = V_{DD} - V_{LO}$ | | 0.15 | 0.40 | | | | Peak pull-up current | V <sub>LO</sub> = 0 V | | 4 | | Α | | | Peak pull-down current | V <sub>LO</sub> = 12 V | | 4 | | 1 | #### **Table 5. ELECTRICAL CHARACTERISTICS** Unless otherwise stated: $T_A = T_J = -40^{\circ} C$ to $140^{\circ} C$ ; VDD = VHB = 12 V, VHS = VSS = 0 V, No load on LO or HO | | Parameter | Test Condition | Min | Тур | Max | Units | |-------------------|----------------------------------------------------|------------------------------------------------------------------------|-----|------|------|-------| | HO GATE | DRIVER | | | | | | | $V_{HOL}$ | Low level output voltage | I <sub>HO</sub> = 100 mA | | 0.1 | 0.40 | V | | $V_{HOH}$ | High level output voltage | $I_{HO} = -100 \text{ mA}, V_{HOH} = V_{HB} - V_{HO}$ | | 0.15 | 0.40 | 1 | | | Peak pull-up current | V <sub>LO</sub> = 0 V | | 4 | | Α | | | Peak pull-down current | V <sub>LO</sub> = 12 V | | 4 | | | | PROPAGA | TION DELAYS | | | | | | | t <sub>DLFF</sub> | V <sub>LI</sub> falling to V <sub>LO</sub> falling | C <sub>LOAD</sub> = 0 (-40 to 140°C) | 14 | 20.6 | 30 | ns | | t <sub>DHFF</sub> | V <sub>HI</sub> falling to V <sub>HO</sub> falling | C <sub>LOAD</sub> = 0 (-40 to 140°C) | 14 | 20.6 | 30 | | | t <sub>DLRR</sub> | V <sub>LI</sub> rising to V <sub>LO</sub> rising | C <sub>LOAD</sub> = 0 (-40 to 140°C) | 12 | 18.8 | 28 | | | t <sub>DHRR</sub> | V <sub>HI</sub> rising to V <sub>HO</sub> rising | C <sub>LOAD</sub> = 0 (-40 to 140°C) | 12 | 18.8 | 28 | | | DELAY MA | ATCHING | | | | | | | tMON | LI ON, HI OFF | | -10 | -1.4 | 6 | ns | | tMOFF | LI OFF, HI ON | | -10 | -2.4 | 6 | 1 | | OUTPUT F | RISE AND FALL TIME | | | | | | | t <sub>R</sub> | LO, HO | C <sub>LOAD</sub> = 1000 pF | | 8 | | ns | | t <sub>F</sub> | LO, HO | C <sub>LOAD</sub> = 1000 pF | | 7 | | 1 | | t <sub>R</sub> | LO, HO (3 V to 9 V) | C <sub>LOAD</sub> = 0.1 μF | | 0.2 | 0.55 | μs | | t <sub>F</sub> | LO, HO (3 V to 9 V) | C <sub>LOAD</sub> = 0.1 μF | | 0.25 | 0.45 | 1 | | MISCELLA | ANEOUS | | | | | | | t <sub>1</sub> | Minimum input pulse width that changes the output | | | 30 | | ns | | t <sub>2</sub> | Bootstrap diode turn-off time | I <sub>F</sub> = 100 mA, I <sub>REV</sub> = -100 mA<br>(Notes 3 and 4) | | 50 | | 1 | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 3. Typical values for T<sub>A</sub> = 25°C 4. I<sub>F</sub>: Forward current applied to bootstrap diode, I<sub>REV</sub>: Reverse current applied to bootstrap diode. Figure 1. Internal Block Diagram ### **Timing Diagrams** #### Notes: If HI is set and the High-Side driver (VHB-VHS) crosses its UVLO threshold after the VDD UVLO, then another rising HI edge is required to force the HO output high as shown above. For the case UVLOs are coincident or VDD UVLO occurs last, the HI, HO response will mimic the LI, LO response shown above. Figure 2. UVLO Figure 3. TMON and TMOFF Figure 4. Propagation Delays ### **LOGIC TABLE** | HI | Ц | НО | LO | |----|---|----|----| | L | L | L | L | | L | Н | L | Н | | Н | L | Н | L | | Н | Н | Н | Н | #### **PINOUT DIAGRAMS** Note: The $V_{\mbox{\footnotesize SS}}$ Pin and the GND Pad are internally connected. Figure 5. NCP81075 Top View #### **TYPICAL CHARACTERISTICS** Figure 6. Delay Matching vs. Temperature Figure 7. Quiescent Current vs. Supply Voltage High Figure 8. Quiescent Current vs. Supply Voltage Low Figure 9. Input Threshold vs. Temperature Figure 10. Input Threshold vs. Supply Voltage Figure 11. Output Current vs. Output Voltage #### **TYPICAL CHARACTERISTICS** 25 Falling Edge PROPAGATION DELAY (ns) 20 Rising Edge 15 10 5 0 -25 0 25 50 75 100 125 150 -50 TEMPERATURE (°C) Figure 12. Propagation Delay vs. Supply Voltage Figure 13. Propagation Delay vs. Temperature Figure 14. Operating Current vs. Frequency Figure 15. Diode Current vs. Diode Voltage #### APPLICATION INFORMATION The NCP81075 is a high performance dual MOSFET gate driver optimized for driving the gates of both high side and low side power MOSFETs in a synchronous buck converter topology. A high and a Low input signals are all that is required to properly drive the high side and low side MOSFETs. #### Low-Side Driver The low side driver is designed to drive low RDS<sub>ON</sub> N-channel MOSFETs. The typical output resistances for the driver are 1.5 ohms for sourcing and 1 ohm for sinking gate current. Due to the parasitic inductances of the packages, drive circuits and the nonlinearity of the MOSFETs output resistances the recorded peak current is close to 4 A. The low output resistances allow the driver to have 8 ns rise and 7 ns fall times into a 1 nF load. When the driver is enabled, the driver's output is in phase with LI. When the NCP81075 is disabled, the low side gate is held low. #### **High-Side Driver** The high side driver is designed to drive a floating low RDS<sub>ON</sub> N-channel MOSFET. The output resistances for the driver are 1.5 ohms for sourcing and 1 ohm for sinking gate current. The bias voltage for the high side driver is realized by an external bootstrap supply circuit which is connected between the HB and HS Pins. The bootstrap circuit is comprised of only the bootstrap capacitor since the bootstrap diode is internal. When the NCP81075 is starting up, the HS Pin is at ground, the bootstrap capacitor will charge up to VDD through the internal diode. When the HI goes high, the high side driver will begin to turn the high side MOSFET on by pulling charge out of the bootstrap capacitor. As the external MOSFET turns on, the HS Pin will rise up to VIN, forcing the HB Pin to VIN + $V_{BstCap}$ which is enough gate to source voltage to hold the switch on. To complete the cycle, the MOSFET is switched off by pulling the gate down to the voltage at the HS Pin. When the low side MOSFET turns on, the HS Pin is pulled to ground. This allows the bootstrap capacitor to charge up to VDD again. The high-side driver's output is in phase with the HI input. When the driver is disabled, the high side gate is held low. Unlike a Buck regulator at power-up, Boost regulators typically require starting when the HS pin is at the $V_{IN}$ level, instead of GND or the prevailing $V_{OUT}$ . Care should be taken by the system designer to pre-charge the bootstrap capacitor ( $C_{BST}$ ) to ensure sufficient voltage levels for proper operation. If the capacitor is discharged, the high-side power MOSFET relies on the driver's internal 20 k $\Omega$ pull down resistor to prevent charge from building up across its $V_{GS}$ during the initial low side FET turn on events. High dV/dt on HS, when turning on the low-side MOSFET, creates a capacitive divider across the high side FET gate, possibly resulting in cross-conduction. With proper biasing across $C_{BST}$ ( $V_{HB}$ - $V_{HS}$ ), the internal low-impedance pull down at HO ensures the high-side FET remains off. The external BST resistor, which connects HB pin and BST cap, should avoid excessive resistance. NCP81075 has high-side UVLO protection based on the voltage across HB and HS pins. High resistance on HB pin may falsely trigger UVLO protection at the moment when high-side MOSFET is turning on. #### **UVLO (Under Voltage Lockout)** The bias supplies of the high-side and low-side drivers have UVLO protection. The VDD UVLO disables both drivers when the VDD voltage crosses the specified threshold. The typical rising threshold is 7.1 V with 0.58 V hysteresis. The VHB UVLO disables only the high-side driver when the VHB to VHS is below the specified threshold. The typical VHB UVLO rising threshold is 6.5 V with 0.5 V hysteresis. The designer must take into account a 40 µs delay before the output channels can react to a logic input. (Refer to the UVLO Timing Diagram). #### **Input Stages** The input stage of the NCP81075 is TTL compatible. The logic rising threshold level is $V_{\rm HIH}$ , $V_{\rm LIH}$ and the logic falling threshold is $V_{\rm HIL}$ , $V_{\rm LIL}$ . #### **Layout Guidelines** Gate drivers experience high di/dt during the switching transitions. So, the inductance at the gate drive traces must be minimized to avoid excessive ringing on the switch node. Gate drive traces should be kept as short and wide (> 20 mil) as practical. The input capacitor must be placed as close as possible to the IC. Connect the VSS pin of the NCP81075 as close as possible to the source of the lower MOSFET. The use of vias is highly desirable to maximize thermal conduction away from driver. #### RECOMMENDED **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## DFN8, 4x4, 0.8P DATE 31 JUL 2014 - NOTES: 1. DIMENSIONS AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION: MILLIMETERS. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN - 0.15 AND 0.30MM FROM TERMINAL TIP. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | |-----|-------------|------|--|--| | DIM | MIN | MAX | | | | Α | 0.80 | 1.00 | | | | A1 | 0.00 | 0.05 | | | | A3 | 0.20 | REF | | | | b | 0.25 | 0.35 | | | | D | 4.00 BSC | | | | | D2 | 3.28 | 3.48 | | | | Е | 4.00 | BSC | | | | E2 | 2.35 | 2.55 | | | | е | 0.80 BSC | | | | | K | 0.375 REF | | | | | L | 0.30 | 0.50 | | | | L1 | | 0.15 | | | #### **GENERIC MARKING DIAGRAM\*** = Specific Device Code XXXX = Assembly Location Α L = Wafer Lot Υ = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) | DOCUMENT NUMBER: | 98AON89300F | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | DFN8, 4X4, 0.8P | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98AON90341F | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | WDFN10 4X4, 0.8P | | PAGE 1 OF 1 | | onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. #### SOIC-8 NB CASE 751-07 **ISSUE AK** **DATE 16 FEB 2011** XS - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 BSC | | 0.050 BSC | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | J | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | M | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | #### **SOLDERING FOOTPRINT\*** 0.25 (0.010) M Z Y S <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week W = Pb-Free Package XXXXXX XXXXXX AYWW AYWW H $\mathbb{H}$ Discrete **Discrete** (Pb-Free) XXXXXX = Specific Device Code = Assembly Location Α ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 1 OF 2 | | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. #### SOIC-8 NB CASE 751-07 ISSUE AK #### **DATE 16 FEB 2011** | STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE | 7. BASE, #1 8. EMITTER, #1 STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd | STYLE 8:<br>PIN 1. COLLECTOR, DIE #1<br>2. BASE, #1<br>3. BASE, #2 | | STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1 | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 | | STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | 5. RXE 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6 | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE | | STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V MON 6. VBULK 7. VBULK 8. VIN | | STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1 | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1 | | | | DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when accessed directly from the Document Hepository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 2 OF 2 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales