## Three-Rail Controller with Intel Proprietary Interface for IMVP8 CPU Applications ## **NCP81248** The NCP81248 contains a two-phase, and two single-phase buck regulator controllers optimized for Intel IMVP8 compatible CPUs. The two-phase controller combines true differential voltage sensing, differential inductor DCR current sensing, input voltage feed-forward, and adaptive voltage positioning to provide accurately regulated power for IMVP8 CPU. The two single-phase controllers make use of **onsemi**'s patented high performance RPM operation. RPM control maximizes transient response while allowing smooth transitions between discontinuous frequency scaling operation and continuous mode full power operation. The single-phase rails have a low offset current monitor amplifier with programmable offset compensation for high accuracy current monitoring. #### **Features Common to All Rails** - Vin Range 4.5 V to 25 V - Startup into Pre-Charged Loads While Avoiding False OVP - Digital Soft Start Ramp - Adjustable Vboot (except Rail3) - High Impedance Differential Output Voltage Amplifiers - Dynamic Reference Injection - Programmable Output Voltage Slew Rates - Dynamic VID Feed-Forward - Differential Current Sense Amplifiers for Each Phase - Programmable Adaptive Voltage Positioning (AVP) - Switching Frequency Range of 200 kHz –1.2 MHz - Digitally Stabilized Switching Frequency - UltraSonic Operation ### Two-phase Rail Features - Supports Intel proprietary interface Addresses 00 and - Current Mode Dual Edge Modulation for Fastest Initial Response to Transient Loading - High Performance Operational Error Amplifier - Accurate Total Summing Current Amplifier - Phase-to-Phase Dynamic Current Balancing - · Power Saving Phase Shedding QFN48 CASE 485BA #### MARKING DIAGRAM NCP81243 = Specific Device Code F = Wafer Fab Code A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|--------------------|------------------------| | NCP81248MNTXG | QFN48<br>(Pb-Free) | 2,500 / Tape &<br>Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. #### Single-phase Rail Features - Supports Intel proprietary interface Addresses 00, 01, 02 and 03 - High Performance RPM Control System - Low Offset IOUT Monitor - Zero Droop Capable #### **Other Features** - PSYS Input Monitor - Thermal Monitors for Three Intel proprietary interface Addresses - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant Figure 1. Figure 2. Typical DrMOS Application Diagram Figure 3. Application Schematic Figure 4. 2-Phase Rail Block Diagram Figure 5. Single Phase "a" Block Diagram Figure 6. Single Phase "b" Block Diagram Table 1. NCP81248 PIN DESCRIPTIONS | Symbol | Pin<br>No. | Description | | | | | | |-------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | IOUT_2ph | 1 | IOUT gain programming pin for the 2-phase regulator | | | | | | | DIFFOUT_2ph | 2 | Output of the 2-phase regulator's output differential remote sense amplifier | | | | | | | FB_2ph | 3 | Error amplifier voltage feedback input for the 2-phase regulator | | | | | | | COMP_2ph | 4 | Output of the error amplifier and the inverting inputs of PWM comparators for the two-phase regulator | | | | | | | ILIM_2ph | 5 | Over-current monitor input for the 2-phase regulator programmed with a resistor to CSCOMP_2ph | | | | | | | CSCOMP_2ph | 6 | Output of total-current-sense amplifier for the 2-phase regulator | | | | | | | CSSUM_2ph | 7 | Inverting input of total-current-sense amplifier for the 2-phase regulator | | | | | | | CSREF_2ph | 8 | Total-current-sense amplifier reference voltage input for the 2-phase regulator | | | | | | | CSP2_2ph | 9 | Non-inverting input to 2-phase regulator Phase 2 current-balance amplifier | | | | | | | CSP1_2ph | 10 | Non-inverting input to 2-phase regulator Phase 1 current-balance amplifier | | | | | | | TSENSE_2ph | 11 | Temperature sense input for the 2-phase regulator (see Rail Configuration Table) | | | | | | | VRMP | 12 | VIN Feed-forward input for compensating modulator ramp-slopes. The current fed into this pin is used to control the ramp of the PWM slopes. Also, the input monitoring VIN for undervoltage (UVLO) | | | | | | | VCC | 13 | Power for the internal control circuits. A decoupling capacitor must be connected from this pin to ground | | | | | | | ROSC_COREGT | 14 | Switching frequency program input for rails configured as Rail1 and Rail2 | | | | | | | ROSC_SAUS | 15 | Switching frequency program input for the 1-phase rail configured as Rail3 | | | | | | | PWM1_2ph | 16 | 2-phase regulator Phase 1 PWM output | | | | | | | PWM2_2ph | 17 | 2-phase regulator Phase 2 PWM output | | | | | | | ICCMAX_2ph | 18 | During startup, the lccMax of the 2-phase regulator is programmed by a pull-down resistor on this pin | | | | | | | ICCMAX_1a | 19 | During startup, the ICCMAX of 1-phase Regulator 1a is programmed by a pulldown resistor on this pin | | | | | | | ICCMAX_1b | 20 | During startup, the ICCMAX of 1-phase Regulator 1b is programmed by a pulldown resistor on this pin | | | | | | | ADDR_VBOOT | 21 | During startup, a resistor to GND programs Intel proprietary interface addresses and VBOOT options for all three rails | | | | | | | PWM_1a | 22 | 1-phase regulator 1a PWM output | | | | | | | TSENSE_1ph | 23 | Temperature sense input for 1-phase regulator. (see Rail Configuration Table) | | | | | | | VSP_1a | 24 | Positive input of 1-phase regulator 1a differential output voltage sense amplifier | | | | | | | VSN_1a | 25 | Negative input of 1-phase regulator 1a differential output voltage sense amplifier | | | | | | | COMP_1a | 26 | Compensation for 1-phase regulator 1a | | | | | | | ILIM_1a | 27 | Current-limit for 1-phase regulator 1a is programmed by a pull-down resistor on this pin | | | | | | | CSN_1a | 28 | Negative input of 1-phase regulator 1a differential current sense amplifier | | | | | | | CSP_1a | 29 | Positive input of 1-phase regulator 1a differential current sense amplifier Pull this pin to VCC to disable 1-phase regulator 1a | | | | | | | IOUT_1a | 30 | IOUT gain programming pin for 1-phase regulator 1a | | | | | | | VR_HOT# | 31 | Open drain output for an over-temperature condition detected on any TSENSE input | | | | | | | SDIO | 32 | Serial VID data interface | | | | | | | ALERT# | 33 | Serial VID ALERT# | | | | | | | SCLK | 34 | Serial VID clock | | | | | | | DRVON | 35 | Enable output for external discrete FET drivers and/or <b>onsemi</b> DrMOS. | | | | | | | PWM1b | 36 | 1-phase regulator 1b PWM output | | | | | | **Table 1. NCP81248 PIN DESCRIPTIONS** | Symbol | Pin<br>No. | Description | |---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EN | 37 | Enable. High activates all configured rails | | VR_RDY | 38 | Open drain output. High indicates all three rails are ready to accept Intel proprietary interface commands | | IOUT_1b | 39 | IOUT gain programming pin for 1-phase regulator 1b | | CSP_1b | 40 | Positive input of 1-phase regulator 1b differential current sense amplifier Pull this pin to VCC to disable 1-phase regulator 1b | | CSN_1b | 41 | Negative input of 1-phase regulator 1b differential current sense amplifier | | ILIM_1b | 42 | Current-limit for 1-phase regulator 1b is programmed by a pull-down resistor on this pin | | COMP_1b | 43 | Compensation for 1-phase regulator 1b | | VSN_1b | 44 | Negative input of 1-phase regulator 1b differential output voltage sense amplifier | | VSP_1b | 45 | Positive input of 1-phase regulator 1b differential output voltage sense amplifier | | PSYS | 46 | System power signal input. Resistor to ground needed for scaling. When the NCP81248 is configured with a Rail4, this input is a temperature monitor. (see Rail Configuration Table) | | VSP_2ph | 47 | Positive input of 2-phase regulator differential output voltage sense amplifier | | VSN-2ph | 48 | Negative input of 2-phase regulator differential output voltage sense amplifier | #### **Table 2. MAXIMUM RATINGS** | Symbol | Rating | Min | Max | Unit | |---------------------|--------------------------------------------------------------------------------|------|-----------|------| | VSN_x | Pin Voltage Range (Note 1) | -0.3 | +0.3 | V | | VCC | Pin Voltage Range (Note 1) | -0.3 | 6.5 | V | | IOUT_x | Pin Voltage Range (Note 1) | -0.3 | 2.5 | V | | VRMP | Pin Voltage Range (Note 1) | -0.3 | +25 | V | | All Other Pins | Pin Voltage Range (Note 1) | -0.3 | VCC + 0.3 | V | | T <sub>J(max)</sub> | Junction Temperature | -40 | 125 | °C | | $T_{J(OP)}$ | Operating Ambient Temperature | -40 | 100 | °C | | T <sub>STG</sub> | Storage Temperature Range | -40 | 150 | °C | | MSL | Moisture Sensitivity Level<br>QFN Package | 1 | | - | | T <sub>SLD</sub> | Lead Temperature Soldering Reflow (SMD Styles Only), Pb-Free Versions (Note 3) | | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. All signals referenced to GND unless noted otherwise. - 2. This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114) ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115) Latchup Current Maximum Rating: ≤150 mA per JEDEC standard: JESD78 - For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. Pin ratings referenced to VCC apply with VCC at any voltage within the VCC Pin Voltage Range. #### **Table 3. THERMAL CHARACTERISTICS** | Symbol | Rating | Value | Unit | |-----------------|---------------------------------------------|-------|------| | $R_{\theta JA}$ | Thermal Characteristic QFN Package (Note 5) | 68 | °C/W | | $R_{\theta JC}$ | Thermal Characteristic QFN Package (Note 5) | 8 | °C/W | <sup>5.</sup> JESD 51-5 (1S2P Direct-Attach Method) with 0 LFM ## Table 4. ELECTRICAL CHARACTERISTICS – ELEMENTS COMMON TO SINGLE & 2-PHASE RAILS $(V_{CC} = 5.0 \text{ V}, V_{EN} = 2.0 \text{ V}, C_{VCC} = 0.1 \mu\text{F} \text{ unless specified otherwise})$ Min/Max values are valid for the temperature range $-40^{\circ}\text{C} \leq T_{A} \leq 100^{\circ}\text{C}$ unless noted otherwise, and are guaranteed by test, design or statistical correlation. | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |-----------|--------------------------------------|-----------------------------------------------------------|------|------|------|-------| | VCC INPUT | SUPPLY | | | | | | | | Supply Voltage Range | | 4.75 | | 5.25 | V | | | Quiescent Current | EN = high, T <sub>A</sub> = 100°C | | 28 | 32 | mA | | | | EN = low, T <sub>A</sub> = 25°C | | 30 | 50 | μΑ | | | UVLO Threshold | VCC rising | | | 4.5 | V | | | | VCC falling | 4 | | | V | | | UVLO Hysteresis (Note 6) | | 180 | 290 | | mV | | VRMP | | - | | | | | | | UVLO Threshold | VRMP Rising | | 3.95 | 4.25 | V | | | | VRMP Falling | 3 | 3.24 | | V | | | UVLO Hysteresis (Note 6) | | 500 | 710 | | mV | | | Ramp Feed-forward Control Range | Range in which the ramp slope is affected by VRMP voltage | 5 | | 20 | V | | ENABLE IN | IPUT | • | • | • | | | | | Enable High Input Leakage Current | External 1k pull-up to 3.3 V | | | 1.0 | μА | | | Activation Level | V <sub>UPPER</sub> | 0.8 | | | V | | | Deactivation Level | V <sub>LOWER</sub> | | | 0.3 | V | | | Total Hysteresis (Note 6) | V <sub>RISING</sub> – V <sub>FALLING</sub> | | 295 | | mV | | | Enable Delay Time – Rising | Time from Enable transitioning HIGH to DRVON going HIGH | 1.0 | 2.1 | 2.5 | ms | | | Enable Delay Time – Falling (Note 6) | Time from Enable transitioning LOW to DRVON below 0.8 V | | 190 | | ns | | PHASE DE | TECTION | • | | • | • | | | | CSP Pin Pulldown Current (Note 6) | Pulldown applied only prior to softstart | | 20 | | μΑ | | | CSP Pin Threshold voltage | | 4.5 | | | V | | | Phase Detect Timer (Note 6) | | | 1.8 | | ms | | DAC SLEW | / RATE | | • | • | | | | | Soft Start Slew Rate | | | 15 | | mV/μs | | | Slew Rate Slow | | | 15 | | mV/μs | | | Slew Rate Fast | | | 30 | | mV/μs | | DRVON | • | • | • | • | • | | | | Output High Voltage | Sourcing 500 μA | 3.0 | | | V | | | Output Low Voltage | Sinking 500 μA | | | 0.1 | V | | | | | | | | | ## Table 4. ELECTRICAL CHARACTERISTICS - ELEMENTS COMMON TO SINGLE & 2-PHASE RAILS (continued) 100°C unless noted otherwise, and are guaranteed by test, design or statistical correlation. | Symbol | Parameter | Parameter Test Conditions | | Тур | Max | Unit | |----------|----------------------------------|----------------------------------------------------------------------------------------------|--------------|-----|-------|------| | DRVON | | | • | | | | | | Rise Time | CL (PCB) = 20 pF, | | 150 | | ns | | | Fall Time | ΔVo = 10% to 90% | | 2.5 | | | | | Internal Pull Up Resistance | | | 2.5 | | kΩ | | | Internal Pull Down Resistance | EN = Low | | 50 | | kΩ | | PWM OUTI | PUTS | | | • | • | | | | Output High Voltage | Sourcing 500 μA | VCC-<br>0.2V | | | V | | | Output Mid Voltage | PS2, No Load | 1.9 | 2.0 | 2.1 | V | | | Output Low Voltage | Sinking 500 μA | | | 0.7 | V | | | Rise and Fall Time (Note 6) | CL (PCB) = 50 pF,<br>ΔVo = 10% to 90% | | 8 | | ns | | VR_RDY O | UTPUT | | • | • | • | | | | Output Low Saturation Voltage | I <sub>VR_RDY</sub> = 4 mA | | | 0.3 | V | | | Rise Time | External pull–up of 1 k $\Omega$ to 3.3 V C <sub>TOT</sub> = 45 pF, $\Delta$ Vo = 10% to 90% | | 120 | | ns | | | Fall Time | External pull–up of 1 k $\Omega$ to 3.3 V C <sub>TOT</sub> = 45 pF, $\Delta$ Vo = 90% to 10% | | 25 | | ns | | | Output Leakage Current When High | VR_RDY= 5.0 V | -1.0 | | 1.0 | μΑ | | VR_HOT# | | • | | - | | | | | Output Low Voltage | IVRHOT = 4 mA | | | 0.3 | V | | | Output Leakage Current | High Impedance State | -1.0 | | 1.0 | μΑ | | ADC | | • | | | | | | | Linear Input Voltage Range | | 0 | | 2.00 | V | | | Differential Nonlinearity (DNL) | Highest 8-bits | | | 1 | LSB | | | Conversion Time | | | 7.4 | | μs | | | Conversion Rate | | | 136 | | kHz | | | Total Unadjusted Error (TUE) | | -1.25 | | +1.25 | % | | | Power Supply Sensitivity | | | ±1 | | % | | | Round Robin Time | | | 59 | | μS | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 6. Guaranteed by design or characterization data. Not tested in production. Table 5. ELECTRICAL CHARACTERISTICS – TWO PHASE REGULATOR ( $V_{CC} = 5.0 \text{ V}$ , $V_{EN} = 2.0 \text{ V}$ , $C_{VCC} = 0.1 \mu F$ unless specified otherwise) Min/Max values are valid for the temperature range $-40^{\circ}\text{C} \le T_{A} \le 100^{\circ}\text{C}$ unless noted otherwise, and are guaranteed by test, design or statistical correlation. | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |----------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------|-----|------|-------| | DIFFEREN | TIAL SUMMING AMPLIFIER | | | | | | | | Input Bias Current – VSP | VSP = 1.3 V | -1 | | 1 | μΑ | | | Input Bias Current - VSN | VSN = 0 V | -25 | | 25 | nA | | | VSP Input Voltage Range | | -0.3 | | 3.0 | V | | | VSN Input Voltage Range | | -0.3 | | 0.3 | V | | | -3 dB Bandwidth (Note 7) | CL = 20 pF to GND,<br>RL = 10 kΩ to GND | | 18 | | MHz | | | Closed Loop DC gain | $V_{VSP} - V_{VSN} = 0.5 \text{ to } 1.3 \text{ V}$ | | 1.0 | | V/V | | ERROR AN | MPLIFIER | | | | | | | | Input Bias Current | V <sub>FB</sub> = 1.3 V | -400 | | 400 | nA | | | Open Loop DC Gain (Note 7) | CL = 20 pF to GND,<br>RL = 10 kΩ to GND | | 80 | | dB | | | Open Loop Unity Gain Bandwidth (Note 7) | CL = 20 pF to GND,<br>RL = 10 kΩ to GND | | 20 | | MHz | | | Slew Rate (Note 7) | $\Delta$ Vin = 100 mV, G = -10V/V,<br>$\Delta$ Vout = 1.5 V - 2.5V,<br>CL = 20 pF to GND,<br>DC Load = 10k to GND | | 30 | | V/µs | | | Maximum Output Voltage | I <sub>SOURCE</sub> = 2.0 mA | 3.5 | | | V | | | Minimum Output Voltage | I <sub>SINK</sub> = 2.0 mA | | | 1 | V | | CURRENT | SUMMING AMPLIFIER | • | | • | | | | Vos | Offset Voltage (Note 7) | | -375 | | 375 | μV | | | Input Bias Current | V <sub>CSSUM</sub> = V <sub>CSREF</sub> = 1 V | -7.5 | | 7.5 | nA | | | Open Loop Gain (Note 7) | | | 80 | | dB | | | Unity Gain Bandwidth (Note 7) | $C_L$ = 20 pF to GND,<br>$R_L$ = 10 kΩ to GND | | 10 | | MHz | | | Maximum CSCOMP Output Voltage | Isource = 2 mA | 3.5 | | | V | | | Minimum CSCOMP Output Voltage | Isink = 500 μA | | | 100 | mV | | | | Isink = 25 μA | | 7 | 30 | mV | | CURRENT | BALANCE AMPLIFIERS | | | • | | | | | Input Bias Current | V <sub>CSP1</sub> = V <sub>CSP2</sub> = V <sub>CSREF</sub> = 1.2 V | -50 | | 50 | nA | | | Common Mode Input Voltage Range | V <sub>CSP1</sub> = V <sub>CSP2</sub> = V <sub>CSREF</sub> | 0 | | 2.3 | V | | | Differential Input Voltage Range | V <sub>CSREF</sub> = 1.2 V | -100 | | 100 | mV | | | Input Offset Voltage Matching | V <sub>CSP1</sub> = V <sub>CSP2</sub> = V <sub>CSREF</sub> = 1.2 V<br>Deviation from average offset | -1.5 | | 1.5 | mV | | | Current Sense Amplifier Gain | 0 V < V <sub>CSPX</sub> - V <sub>CSREF</sub> < 0.1 V | 5.7 | 6.0 | 6.3 | V/V | | | Current Sense Gain Matching | 10 mV < V <sub>CSPX</sub> - V <sub>CSREF</sub> < 30 mV | -4 | | 4 | % | | | -3 dB Bandwidth (Note 7) | | | 8 | | MHz | | IOUT OUT | PUT | | | | | | | | Input Referred Offset Voltage | ILIM to CSREF | -2.75 | | 2.75 | mV | | | Output Source Current | ILIM sink current = 20 μA | 190 | | | μΑ | | | Current Gain | I <sub>IOUT</sub> / I <sub>ILIM</sub> ; R <sub>ILIM</sub> = 20k, R <sub>IOUT</sub> = 5.0k, DAC = 0.8 V, 1.25 V, 1.52V | 9.5 | 10 | 10.5 | μΑ/μΑ | Table 5. ELECTRICAL CHARACTERISTICS – TWO PHASE REGULATOR (V<sub>CC</sub> = 5.0 V, V<sub>EN</sub> = 2.0 V, C<sub>VCC</sub>=0.1 $\mu$ F unless specified otherwise) Min/Max values are valid for the temperature range $-40^{\circ}\text{C} \le T_{A} \le 100^{\circ}\text{C}$ unless noted otherwise, and are guaranteed by test, design or statistical correlation. | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |----------------------|----------------------------------|-----------------------------------------------------------------|------|------|-------|------| | OVERCUR | RENT PROTECTION | | | - | | - | | I <sub>CL0</sub> | ILIM Threshold Current | | 9.0 | 10 | 11 | μΑ | | I <sub>CL1</sub> | (delayed OCP shutdown) | | | 6.7 | | μΑ | | I <sub>CLM0</sub> | ILIM Threshold Current | | 13.5 | 15 | 16.5 | μΑ | | I <sub>CLM1</sub> | (immediate OCP shutdown) | | | 10 | | μΑ | | | Shutdown Delay (immediate) | | | 300 | | ns | | tocpdly | Shutdown Delay (delayed) | | | 50 | | μs | | | ILIM Offset Voltage | V <sub>ILIM</sub> – V <sub>CSREF</sub> ; ILIM sourcing<br>15 μA | -2 | | 2 | mV | | OUTPUT C | VER VOLTAGE & UNDER VOLTAGE PRO | TECTION (OVP & UVP) | | • | | • | | V <sub>OVABS2</sub> | Absolute Over Voltage Threshold | CSREF voltage during softstart | | 2 | | V | | V <sub>OVP2</sub> | Over Voltage Threshold Above DAC | V <sub>VSP</sub> – V <sub>VSN</sub> – VID rising | 365 | | 430 | mV | | | Over Voltage Delay (Note 7) | V <sub>VSP</sub> – V <sub>VSN</sub> rising to PWM low | | 25 | | ns | | $V_{UVM}$ | Under Voltage | -370 | -295 | -225 | mV | | | | Under-voltage Delay (Note 7) | V <sub>VSP</sub> – V <sub>VSN</sub> falling to VR_RDY falling | | 5 | | μS | | OSCILLAT | OR | | | • | | • | | | Switching Frequency Range | | 200 | _ | 1200 | kHz | | MODULAT | ORS (PWM Comparators) | | | | | | | | 0% Duty Cycle | COMP voltage when the PWM outputs remain LO | | 1.3 | | V | | | 100% Duty Cycle | COMP voltage when the PWM outputs remain HI VRMP = 12.0 V | | 2.5 | | V | | | PWM Phase Angle Error | | | ±15 | | deg | | TSENSE_2 | Pph | | | • | | • | | | Alert# Assert Threshold | 25°C to 100°C | | 488 | | mV | | | Alert# De-assert Threshold | 25°C to 100°C | | 510 | | mV | | | VRHOT Assert Threshold | 25°C to 100°C | | 469 | | mV | | | VRHOT Rising Threshold | 25°C to 100°C | | 489 | | mV | | | Bias Current | 25°C to 100°C | 116 | 120 | 124 | μΑ | | ICCMAX P | IN | | | | | | | I <sub>MXBIAS2</sub> | Bias Current | Applied only after enabling, and prior to softstart. | 9.63 | 9.98 | 10.32 | μΑ | | | | | | | | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 7. Guaranteed by design or characterization data. Not tested in production. Table 6. ELECTRICAL CHARACTERISTICS – SINGLE PHASE REGULATORS ( $V_{CC} = 5.0 \text{ V}$ , $V_{EN} = 2.0 \text{ V}$ , $C_{VCC} = 0.1 \mu\text{F}$ unless specified otherwise) Min/Max values are valid for the temperature range $-40^{\circ}\text{C} \le T_{A} \le 100^{\circ}\text{C}$ unless noted otherwise, and are guaranteed by test, design or statistical correlation. | Symbol Parameter | | Test Conditions | Min | Тур | Max | Unit | |--------------------|-------------------------------------------|---------------------------------------------------------------------------------|-------|------|-------|------| | ERROR AM | PLIFIER | | | | | | | | Input Bias Current | VSP – see DROOP OUTPUT | | | | | | | ] | VSN | -25 | | 25 | nA | | | VSP Input Voltage Range | | -0.3 | | 3.0 | V | | | VSN Input Voltage Range | | -0.3 | | 0.3 | V | | gm <sub>EA</sub> | Gain | | 1.2 | 1.6 | 1.9 | mS | | | Input Offset | | -500 | | 500 | μV | | | Open loop Gain (Note 8) | Load = 1 nF in series with 1 k $\Omega$ in parallel with 10 pF to ground | | 73 | | dB | | | Source Current | Input Differential -200 mV | | 200 | | μΑ | | | Sink Current | Input Differential 200 mV | | 200 | | μΑ | | | -3dB Bandwidth (Note 8) | Load = 1 nF in series with 1 k $\Omega$ in parallel with 10 pF to ground | | 15 | | MHz | | CURRENT S | SENSE AMPLIFIER | | | | | | | | Input Bias Current | V <sub>CSP</sub> = V <sub>CSN</sub> = 1.2 V | -50 | | 50 | nA | | | Common Mode Input Range (Note 8) | V <sub>CSP</sub> = V <sub>CSN</sub> | 0 | | 2.0 | ٧ | | | Common Mode Rejection | V <sub>CSP</sub> = V <sub>CSN</sub> = 0.5 V to 1.2 V | 45 | 80 | | dB | | | Differential Input Voltage Range (Note 8) | V <sub>CSN</sub> = 1.2 V | -70 | | 70 | mV | | | -3dB Bandwidth (Note 8) | | | 6 | | MHz | | IOUT | | | | | | | | gm <sub>IOUT</sub> | Gain | $0 \text{ mV} \le V_{CSP} - V_{CSN} \le 25 \text{ mV};$<br>$25^{\circ}\text{C}$ | 0.95 | 1.0 | 1.05 | mS | | | Output Offset Current | 0 ≤ V <sub>IOUT</sub> ≤ 2 V | -250 | | 250 | nA | | | Maximum Output Current (Note 8) | 0 ≤ V <sub>IOUT</sub> ≤ 2 V | 70 | | | μΑ | | | Maximum Output Voltage (Note 8) | I <sub>IOUT</sub> = -100 μA | 2.1 | | | V | | DROOP OU | TPUT (VSP PIN) | | | | | | | gm <sub>VSP</sub> | Gain | $0 \text{ V} \leq \text{V}_{CSP} - \text{V}_{CSN} \leq 0.1 \text{ V}$ | 0.94 | 1.0 | 1.06 | mS | | | Output Offset Current | 0.5 ≤ V <sub>VSP</sub> ≤ 1.2 V | -1100 | | 1100 | nA | | | Maximum Output Current (Note 8) | 0 ≤ V <sub>VSP</sub> ≤ 1.8 V | 70 | | | μΑ | | | Output Voltage Range (Note 8) | I <sub>VSP</sub> = -100 μA | 1.8 | | | V | | OVERCURE | RENT PROTECTION (ILIM PIN) | • | | | • | | | gm <sub>ILIM</sub> | Gain | 18 mV ≤ V <sub>CSP</sub> - V <sub>CSN</sub> ≤ 50 mV | 0.90 | 1.0 | 1.08 | mS | | | Output Offset Current | V <sub>ILIM</sub> = 1.3 V | -1.0 | | 1.0 | μΑ | | | Maximum Output Current (Note 8) | 0 ≤ V <sub>ILIM</sub> ≤ 1.3 V | 70 | | | μΑ | | | Maximum Output Voltage (Note 8) | I <sub>ILIM</sub> = -100 μA | 1.4 | | | V | | V <sub>CL</sub> | Activation Threshold Voltage | | 1.275 | 1.3 | 1.325 | V | | | Activation Delay (Note 8) | | | 250 | | ns | | OSCILLATO | DR | 1 | 1 | | 1 | | | | Switching Frequency Range | | 200 | | 1200 | kHz | | ZCD COMP | | | 1 | | 1 | I | | | Offset Accuracy (Note 8) | Referred to V <sub>CSP</sub> – V <sub>CSN</sub> | | ±1.5 | | mV | Table 6. ELECTRICAL CHARACTERISTICS – SINGLE PHASE REGULATORS (V<sub>CC</sub> = 5.0 V, V<sub>EN</sub> = 2.0 V, C<sub>VCC</sub> = 0.1 $\mu$ F unless specified otherwise) Min/Max values are valid for the temperature range $-40^{\circ}\text{C} \le T_{A} \le 100^{\circ}\text{C}$ unless noted otherwise, and are guaranteed by test, design or statistical correlation. | Symbol | Parameter | Min | Тур | Max | Unit | | |-----------------------|---------------------------------------|---------------------------------------------------------------|------|------|-------|----| | OUTPUT O | /ER VOLTAGE & UNDER VOLTAGE PROTE | ECTION (OVP & UVP) | | • | • | • | | V <sub>OVP1</sub> | Over Voltage Threshold | V <sub>VSP</sub> – V <sub>VSN</sub> – VID rising | 365 | | 430 | mV | | V <sub>OVABS1</sub> | Absolute Over Voltage Threshold | CSN voltage during soft-start | | 2 | | V | | | Over Voltage Delay (Note 8) | V <sub>VSP</sub> rising to PWM low | | 25 | | ns | | | Over Voltage VR_RDY Delay (Note 8) | V <sub>VSP</sub> rising to VR_RDY low | | 350 | | ns | | V <sub>UVM1</sub> | Under Voltage Threshold | V <sub>VSP</sub> – V <sub>VSN</sub> – VID falling | -400 | -295 | 400 | mV | | | Under-voltage Hysteresis (Note 8) | | | 25 | | mV | | | Under-voltage Blanking Delay (Note 8) | V <sub>VSP</sub> – V <sub>VSN</sub> falling to VR_RDY falling | | 5 | | μs | | TSENSE_1 | oh | • | | • | • | • | | | Alert# Assert Threshold | 25°C to 100°C | | 490 | | mV | | | Alert# De-assert Threshold | 25°C to 100°C | | 502 | | mV | | | VRHOT Assert Threshold | 25°C to 100°C | | 476 | | mV | | | VRHOT Rising Threshold | 25°C to 100°C | | 480 | | mV | | | Bias Current | 25°C to 100°C | 116 | 120 | 124 | μΑ | | ICCMAX PII | NS | | | - | - | | | I <sub>MXBIAS1A</sub> | Bias Current (Note 8) | Applied only after enabling, and | 9.53 | 9.98 | 10.33 | μΑ | | I <sub>MXBIAS1B</sub> | | prior to soft-start. | 9.53 | 9.94 | 10.33 | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 8. Guaranteed by design or characterization data. Not tested in production. ## **General Information** The NCP81248 is a three-rail IMVP8 controller with an Intel proprietary control interface. ## Serial VID interface (Intel proprietary interface) For Intel proprietary interface communication details please contact Intel<sup>®</sup>, Inc. The table below specifies the ADDR\_VBOOT pin pulldown resistor (1% tolerance required) needed to program all possible supply rail configurations. Four boot voltages are available for all rails except for the SA rail. #### **RAIL CONFIGURATION TABLE** | TIAIL CON | IGONAIN | ON TABLE | | | | | | | | | |----------------|-------------|----------------|---------|--------|----------------|---------|-------|----------------|---------|------------------------| | | SYSTEM RAIL | | | | | | | | | | | | | Rail1 | | | Rail2 | _ | | Rail3 | | | | ADDR_VBO<br>OT | PHASE | TSENSE<br>_1PH | Boot | PHASE | TSENSE<br>_2PH | Boot | PHASE | | Boot | | | Resistance | COUNT | a/b | Voltage | COUNT | | Voltage | COUNT | a/b | Voltage | Configuration | | 10k | 1 | а | 0 V | 2 or 1 | | 0 V | 1 | b | 1.05 V | | | 16.2k | 1 | а | 1.2 V | 2 or 1 | | 1.2 V | 1 | b | | 1+2+1<br>Rail1+Rail2+R | | 22.1k | 1 | а | 1.05 V | 2 or 1 | | 1.05 V | 1 | b | | ail3 | | 28.7k | 1 | а | 1.0 V | 2 or 1 | | 1.0 V | 1 | b | | | | | | Rail1 | | | Rail2 | | | Rail3 | | | | ADDR_VBO<br>OT | PHASE | TSENSE<br>_2PH | Boot | PHASE | TSENSE<br>_1PH | Boot | PHASE | | Boot | | | Resistance | COUNT | | Voltage | COUNT | a/b | Voltage | COUNT | a/b | Voltage | Configuration | | 35.7k | 2 or 1 | | 0 V | 1 | а | 0 V | 1 | b | | | | 43.2k | 2 or 1 | | 1.2 V | 1 | а | 1.2 V | 1 | b | 4.05.1/ | 2+1+1<br>Rail1+Rail2+R | | 51.1k | 2 or 1 | | 1.05 V | 1 | а | 1.05 V | 1 | b | 1.05 V | ail3 | | 61.9k | 2 or 1 | | 1.0 V | 1 | а | 1.0 V | 1 | b | | | | | Rail1 | | | | Rail2 | | | Rail3 | | | | ADDR_VBO<br>OT | PHASE | TSENSE<br>_1PH | Boot | PHASE | TSENSE<br>_2PH | Boot | PHASE | | Boot | | | Resistance | COUNT | a/b | Voltage | COUNT | | Voltage | COUNT | a/b | Voltage | Configuration | | 71.5k | 1 | b | 0 V | 2 or 1 | | 0 V | 1 | а | | | | 82.5k | 1 | b | 1.2 V | 2 or 1 | | 1.2 V | 1 | а | 1.05 V | 1+2+1<br>Rail3+Rail2+R | | 95.3k | 1 | b | 1.05 V | 2 or 1 | | 1.05 V | 1 | а | 1.05 V | ail1 | | 110k | 1 | b | 1.0 V | 2 or 1 | | 1.0 V | 1 | а | | | | | | Rail1 | | | Rail2 | | | Rail4 | | | | ADDR_VBO | PHASE | TSENSE<br>PSYS | Boot | PHASE | TSENSE<br>_2PH | Boot | PHASE | TSENSE<br>_1PH | Boot | | | Resistance | COUNT | a/b | Voltage | COUNT | | Voltage | COUNT | a/b | Voltage | Configuration | | 127k | 1 | b | 0 V | 2 or 1 | | 0 V | 1 | а | 0 V | | | 143k | 1 | b | 1.2 V | 2 or 1 | | 1.2 V | 1 | а | 1.2 V | 1+2+1<br>Rail1+Rail2+R | | 165k | 1 | b | 1.05 V | 2 or 1 | | 1.05 V | 1 | а | 1.05 V | ail4 | | 187k | 1 | b | 1.0 V | 2 or 1 | | 1.0 V | 1 | а | 1.0 V | | #### Start Up Following the rise of $V_{CC}$ above the UVLO threshold, externally programmed configuration data is collected, and the PWM outputs are set to Mid-level to prepare the gate drivers of the power stages for activation. When the controller is enabled, DRVON is asserted (high) to activate the gate drivers. A digital counter steps the DAC up from zero to the target voltage based on the Soft Start Slew Rate in the spec table. As the DAC ramps, the PWM outputs of each rail will change from Mid–level to high when the first PWM pulse for that rail is produced. When the controller is disabled, the PWM signals return to Mid–level. # Phase Count, Rail Disabling & PSYS Disabling Detection Sequence During start-up, the number of operational phases of the 2-phase rail, and whether or not each single-phase rail becomes active and responds to an address call on the Intel proprietary interface bus, is determined by the internal circuitry monitoring the CSP inputs. Normally, the 2-phase rail operates with both phases. If CSP2\_2ph is externally pulled to $V_{CC}$ with a resistor during startup, the two-phase rail operates as a single-phase rail, and does not use PWM2\_2ph and CSP2\_2ph. Likewise, if CSP of either or both single-phase rails is pulled to $V_{CC}$ during startup, it is disabled and will not respond to any address calls on the Intel proprietary interface bus. Also, whether or not the PSYS function is active and responds to an address call on the Intel proprietary interface bus is determined by the internal circuitry monitoring the PSYS input. Tying the PSYS input to $V_{CC}$ will cause the NCP81248 to not respond to any calls to address 0Dh on the Intel proprietary interface bus. #### **Switching Frequency** Switching frequencies between 200 kHz and 1.2 MHz are programmed at startup with pulldown resistors on pins 14 and 15. The 1a and 2-phase regulators are programmed to the same switching frequency by the pin 14 resistor, and the Rail3 or Rail1 (usually the 1b regulator) is programmed by the pin 15 resistor. Figure 8. Switching Frequency vs. ROSC Resistance The Rail1/Rail2 oscillator serves as the master clock for the 2-phase rail ramp generator when configured for 2-phase operation, and as a frequency stabilization clock for a single phase rail and for the 2-phase rail when it is configured for single phase operation. The SA/US oscillator serves as a frequency stabilization clock for the Rail3. The formulas to calculate the switching frequency and programming resistances are: $$R_{OSC} = 2 * 10^{+11} * Frequency^{-1.192} [\Omega]$$ (eq. 1) Frequency = $$3 * 10^{+9} * Frequency^{-0.838}$$ [Hz] (eq. 2) ## Input Voltage Feed-Forward (VRAMP pin) Ramp generator circuits are provided for both the dual-edge modulator (only when 2-phases are operating) and three RPM modulators. The ramp generators implement input voltage feed-forward control by varying the ramp slopes proportional to the VRMP pin voltage. The VRMP pin also has a 4 V UVLO function, which is active only after the controller is enabled. The VRMP pin is high impedance input when the controller is disabled. For 2-phase operation, the dual-edge PWM ramp amplitude is changed according to the following, $$V_{RAMP pp} = 0.1 * V_{VRMP}$$ (eq. 3) #### Programming Two-Phase Rail ICC MAX A resistor to ground on the ICCMAX\_2ph pin programs the register for the 2–phase rail at the time the part is enabled. Current $I_{MXBIAS2}$ is sourced from this pin to generate a voltage on the program resistor. The resistor value should be no less than 10k. ICC\_MAX<sub>21h</sub> = $$\frac{R*I_{MXBIAS2}*128 A}{2 V}$$ (eq. 4) #### **Programming TSENSE** Two temperature sense inputs are provided – one for the 2–phase rail, and the other for single–phase rail 1a. A precision current is sourced out the output of the TSENSE pins to generate a voltage on the temperature sense networks. The voltages on the temperature sense inputs are sampled by the internal A/D converter. A 100k NTC similar to the Murata NCP15WF104E03RC should be used. Rcomp1 in the following Figure is optional, and can be used to slightly change the hysteresis. See the specification table for the thermal sensing voltage thresholds and source current. Figure 10. #### **Ultrasonic Mode** The switching frequency of a rail in DCM will decrease at very light loads. Ultrasonic Mode forces the switching frequency to stay above the audible range. #### Two-Phase Rail Remote Sense Amplifier A high performance high input impedance true differential amplifier is provided to accurately sense regulator output voltage. The VSP and VSN inputs should be connected to the regulator's output voltage sense points. The remote sense amplifier takes the difference of the output voltage with the DAC voltage and adds the droop voltage. $$\begin{aligned} V_{\text{DIFFOUT}} &= \left(V_{\text{VSP}} - V_{\text{VSN}}\right) + \left(1.3 \text{ V} - V_{\text{DAC}}\right) \\ &+ \left(V_{\text{DROOP}} - V_{\text{CSREF}}\right) \end{aligned} \tag{eq. 5}$$ This signal then goes through a standard error compensation network and into the inverting input of the error amplifier. ## Two-phase Rail Voltage Compensation The Remote Sense Amplifier output feeds a Type III compensation network formed by the Error Amplifier and external tuning components. The non-inverting input of the error amplifier is connected to the same reference voltage used to bias the Remote Sense Amplifier output. Figure 11. ### Two-Phase Rail Differential Current Feedback Amplifiers Each phase of the two-phase rail has a low offset, differential amplifier to sense the current of that phase in order to balance current. The CSREF and CSPx pins are high impedance inputs, but it is recommended that any external filter resistor RCSN does not exceed $10~\mathrm{k}\Omega$ to avoid offset due to leakage current. It is also recommended that the voltage sense element be no less than $0.5~\mathrm{m}\Omega$ for best current balance. The external filter RCSN and CCSN time constant should match the inductor L/DCR time constant, but fine tuning of this time constant is generally not required. Phase current signals are summed with the COMP or ramp signals at their respective PWM comparator inputs in order to balance phase currents via a current mode control approach. $$R_{CSN} = \frac{L_{PHASE}}{C_{CSN} * DCR} [\Omega]$$ Figure 12. ## Two-Phase Rail Total Current Sense Amplifier The NCP81248 uses a patented approach to sum the phase currents into a single, temperature compensated, total current signal. This signal is then used to generate the output voltage droop, total current limit, and the output current monitoring functions. The Rref(n) resistors average the voltages at the output terminals of the inductors to create a low impedance reference voltage at CSREF. The Rph resistors sum currents from the switchnodes to the virtual CSREF potential created at the CSSUM pin by the amplifier. The total current signal is the difference between the CSCOMP and CSREF voltages. The amplifier filters, and amplifies, the voltage across the inductors in order to extract only the voltage across the inductor series resistances (DCR). An NTC thermistor (Rth) in the feedback network placed near the Phase 1 inductor senses the inductor temperature, and compensates both the DC gain and the filter time constant for the change in DCR with temperature. The Phase 1 inductor is chosen for the thermistor location so that the temperature of the inductor providing current in the PS1 power mode. Figure 13. The DC gain equation for the DC total current signal is: $$V_{\text{CSCOMP-CSREF}} = \frac{R_{\text{CS2}} + \frac{R_{\text{CS1}} * \text{Rth}}{R_{\text{CS1}} + \text{Rth}}}{Rph} * \left( \text{lout}_{\text{Total}} * \text{DCR} \right)$$ Set the DC gain by adjusting the value of the Rph resistors in order to make the ratio of total current signal to output current equal the desired loadline. The values of Rcs1 and Rcs2 are set based on the effect of temperature on both the thermistor and inductor, and may need to be adjusted to eliminate output voltage temperature drift with the final product enclosure and cooling. The pole frequency of the CSCOMP filter should be set equal to the zero of the output inductor. This causes the total current signal to contain only the component of inductor voltage caused by the DCR voltage, and therefore to be proportional to inductor current. Connecting Ccs2 in parallel with Ccs1 allows fine tuning of the pole frequency using commonly available capacitor values. It is best to perform fine tuning during transient testing. $$F_Z = \frac{DCR@25C}{2*\pi*L_{phase}} [Hz]$$ (eq. 7) $$\mathsf{F}_\mathsf{P} = \frac{1}{2 * \pi * \left(\mathsf{Rcs2} + \frac{\mathsf{Rcs1*Rth@25C}}{\mathsf{Rcs1} + \mathsf{Rth@25C}}\right) (\mathsf{Ccs1} + \mathsf{Ccs2})} \underbrace{[\mathsf{Hz}]}^{\text{(eq. 8)}}$$ The value of the C<sub>REF</sub> capacitor (in nF) on the CSREF pin should be: $$C_{REF} = \frac{0.02 * R_{PH}}{R_{RFF}} [nF]$$ (eq. 9) #### Two-Phase Rail Loadline Programming (DROOP) An output loadline is a power supply characteristic wherein the regulated (DC) output voltage decreases proportional to load current. This characteristic can reduce the output capacitance required to maintain output voltage within limits during load transients faster than those to which the regulation loop can respond. In the NCP81248, a loadline is produced by adding a signal proportional to output load current ( $V_{DROOP}$ ) to the output voltage feedback signal – thereby satisfying the voltage regulator at an output voltage reduced proportional to load current. The loadline is programmed by setting the gain of the Total Current Sense Amplifier such that the total current signal is equal to the desired output voltage droop. ## Two-Phase Rail Programming the Current Limit The current limit thresholds are programmed with a resistor between the ILIM and CSCOMP pins. The NCP81248 generates a replica of the CSREF pin voltage at the ILIM pin, and compares ILIM pin current to $I_{\rm CL0}$ and $I_{\rm CLM0}$ . The NCP81248 latches off if ILIM pin current exceeds $I_{\rm CL0}$ (ICL1 for PS1, PS2, and PS3) for $t_{\rm CCPDLY}$ , and latches off immediately if ILIM pin current exceeds $I_{\rm CLM0}$ (ICLM1 for PS1, PS2 and PS3). Set the value of the current limit resistor $R_{\rm LIMIT}$ according to the desired current limit Iout\_LIMIT. $$R_{LIMIT} = \frac{\frac{Rcs2 + \frac{Rcs1*Rth}{Rcs1 + Rth}}{Rph} * (lout_{LIMIT} * DCR)}{10u}$$ (eq. 10) #### Two-Phase Rail Programming IOUT The IOUT pin sources a current proportional to the ILIM current. The voltage on the IOUT pin is monitored by the internal A/D converter and should be scaled with an external resistor to ground such that a load equal to ICCMAX generates a 2 V signal on IOUT. A pull–up resistor from 5 V $V_{\rm CC}$ can be used to offset the IOUT signal positive if desired. $$R_{IOUT} = \frac{2.0 \text{ V*R}_{LIMIT}}{10 * \frac{\text{Rcs2} + \frac{\text{Rcs1*Rth}}{\text{Rcs1} + \text{Rth}} * \left(\text{Iout}_{ICC \text{ MAX}} * \text{DCR}\right)}{\text{Rnh}}}$$ ## Two-Phase Rail Programming DAC Feed-Forward Filter The NCP81248 outputs a pulse of current from the VSN pin upon each increment of the internal DAC following a DVID UP command. A parallel RC network inserted into the path from VSN to the output voltage return sense point, VSS\_SENSE, causes these current pulses to temporarily decrease the voltage between VSP and VSN. This causes the output voltage during DVID to be regulated slightly higher, in order to compensate for the response of the Droop function to current flowing into the charging output capacitors. In the following equations, Cout is the total output capacitance of the system. Figure 14. $$R_{FF} = \frac{Loadline*Cout}{9.35*10^{-10}} [\Omega] \qquad \qquad \text{(eq. 12)}$$ $$C_{FF} = \frac{200}{R_{FF}} [nF]$$ (eq. 13) ## Two-Phase Rail PWM Comparators The noninverting input of each comparator (one for each phase) is connected to the summation of the error amplifier output (COMP) and each phase current (I<sub>L</sub>\*DCR\*Phase Balance Gain Factor). The inverting input is connected to the triangle ramp voltage of that phase. The output of the comparator generates the PWM output. The main rail PWM pulses are centered on the valley of the triangle ramp waveforms and both edges of the PWM signals are modulated. During a transient event, the duty cycle can increase rapidly as the error amp signal increases with respect to the ramps, to provide a highly linear and proportional response to the step load. ### Single-Phase Rails The architecture of the two single-phase rails makes use of a digitally enhanced, high performance, current mode RPM control method that provides excellent transient response while minimizing transient aliasing. The average operating frequency is digitally stabilized to remove frequency drift under all continuous mode operating conditions. ## Features of the single-phase rails - Supports Intel proprietary interface Addresses 00, 01, 02, 03 - · Adjustable Vboot - Programmable Slew Rate - Dynamic VID Feed-Forward - High performance RPM control system - Programmable Droop Gain (Zero Droop Capable) - Low Offset IOUT monitor - Thermal Monitor - Digitally Controlled Operating Frequency - UltraSonic Operation #### Single-phase Rail Frequency Programming One of the two single-phase rails has frequency programmed by the ROSC\_COREGT pin, and the other has frequency programmed by the ROSC\_SAUS pin. ROSC\_COREGT always controls the frequency of the Rail1 and Rail2 unless there are two Rail2. In that case, ROSC\_COREGT controls the frequency of both Rail2, and ROSC\_SAUS controls the frequency of the Rail1. ### Single-phase Rail Remote Sense Error Amplifier A high performance, high input impedance, differential transconductance amplifier is provided to accurately sense the regulator output voltage and provide high bandwidth transient performance. The VSP and VSN inputs should be connected to the regulator's output voltage sense points through filter networks described in the Droop Compensation and DAC Feedforward Compensation sections. The remote sense error amplifier outputs a current proportional to the difference between the VSP, VSN and DAC voltages: $$I_{COMP} = gm_{EA} \times \left[V_{DAC} - \left(V_{VSP} - V_{VSN}\right)\right]$$ (eq. 14) #### Single-phase rail voltage compensation The Remote Sense Amplifier output current is applied to a standard Type II compensation network formed by external tuning components CLF, RZ and CHF. ## Single-phase Rail - Programming the DAC Feed-Forward Filter The DAC feed-forward implementation for the single-phase rail is the same as for the 2-phase rail. The NCP81248 outputs a pulse of current from the VSN pin upon each increment of the internal DAC following a DVID UP command. A parallel RC network inserted into the path from VSN to the output voltage return sense point, VSS\_SENSE, causes these current pulses to temporarily decrease the voltage between VSP and VSN. This causes the output voltage during DVID to be regulated slightly higher, in order to compensate for the Droop function response to inductor current flowing into the charging output capacitors. RFFSP sets the gain of the DAC feed-forward and CFFSP provides the time constant to cancel the time constant of the system per the following equations. Cout is the total output capacitance of the system. $$R_{FFSP} = \frac{\text{Loadline * Cout}}{1.35 * 10^{-9}} [\Omega] \qquad \text{(eq. 15)} \qquad \qquad C_{FFSP} = \frac{200}{R_{FFSP}} [nF] \qquad \text{(eq. 16)}$$ ## Single-phase Rail – Differential Current Feedback Amplifier Each single-phase controller has a low offset, differential amplifier to sense output inductor current. An external lowpass filter can be used to superimpose a reconstruction of the AC inductor current onto the DC current signal sensed across the inductor. To do this, the lowpass filter time constant should match the inductor L/DCR time constant by setting the filter pole frequency equal to the zero of the output inductor. This makes the filter AC output mimic the product of AC inductor current and DCR, with the same gain as the filter DC output. It is best to perform fine tuning of the filter pole during transient testing. $$F_{Z} = \frac{DCR@25C}{2*\pi*L} [Hz] \qquad (eq. 17)$$ $$F_{P} = \frac{1}{2*\pi*\frac{R_{PHSP}*(Rth+R_{CSSP})}{R_{PHSP}+Rth+R_{CSSP}}}*C_{CSSP}$$ Forming the lowpass filter with an NTC thermistor (Rth) placed near the output inductor, compensates both the DC gain and the filter time constant for the inductor DCR change with temperature. The values of RPHSP and RCSSP are set based on the effect of temperature on both the thermistor and inductor, and may need to be adjusted to eliminate output voltage temperature drift with the final product enclosure and cooling. The CSP and CSN pins are high impedance inputs, but it is recommended that the lowpass filter resistance not exceed 10 k $\Omega$ in order to avoid offset due to leakage current. It is also recommended that the voltage sense element (inductor DCR) be no less than 0.5 m $\Omega$ for sufficient current accuracy. Recommended values for the external filter components are: $$C_{CSSP} = \frac{L_{PHASE}}{\frac{R_{PHSP} * (Rtth + R_{CSSP})}{R_{PHSP} + Rtth + R_{CSSP}}} * DCR$$ (eq. 19) - $R_{PHSP} = 7.68 \text{ k}\Omega$ - $R_{CSSP} = 14.3 \text{ k}\Omega$ - Rth = $100 \text{ k}\Omega$ , Beta = 4300 Using two parallel capacitors in the lowpass filter allows fine tuning of the pole frequency using commonly available capacitor values. The DC gain equation for the current sense amplifier output is: $$V_{CURR} = \frac{Rth + R_{CSSP}}{R_{PHSP} + Rth + R_{CSSP}} * lout * DCR$$ (eq. 20) Figure 17. The amplifier output signal is combined with the COMP and RAMP signals at the PWM comparator inputs to produce the Ramp Pulse Modulation (RPM) PWM signal. ## Single-phase Rail - Loadline Programming (DROOP) An output loadline is a power supply characteristic wherein the regulated (DC) output voltage decreases by a voltage ( $V_{DROOP}$ ) proportional to load current. This characteristic can reduce the output capacitance required to maintain output voltage within limits during load transients faster than those to which the regulation loop can respond. In the NCP81248, a loadline is produced by adding $V_{DROOP}$ to the output voltage feedback signal – thereby satisfying the voltage regulator at an output voltage reduced in proportion to load current. $V_{DROOP}$ is developed across a resistance between the VSP pin and the output voltage sense point by forcing current from the VSP pin that is proportional to the difference between the CSP and CSN voltages. Figure 18. $$\begin{aligned} \text{V}_{\text{DROOP}} &= \text{R}_{\text{DRPSP}} \times \text{gm}_{\text{VSP}} \times \frac{\text{Rth} + \text{R}_{\text{CSSP}}^{\text{ (eq. 21)}}}{\text{R}_{\text{PHSP}} + \text{Rth} + \text{R}_{\text{CSSP}}} \\ &\times \text{I}_{\text{OUT}} \times \text{DCR} \end{aligned}$$ $$R_{DRPSP} = \frac{Loadline}{gm_{VSP} \times DCR} \times \frac{R_{PHSP} + Rth + R_{CSSP}}{Rth + R_{CSSP}} [\Omega]$$ ## Single-phase Rail - Programming IOUT The IOUT pin sources a current proportional to the voltage between the CSP and CSN pins. The voltage on the IOUT pin is monitored by the internal A/D converter and should be scaled with an external resistor to ground such that a load equal to ICCMAX generates a 2 V signal on IOUT. A high–value pull–up resistor from 5 V $V_{CC}$ can be used to offset the IOUT signal positive if desired. Figure 19. $$R_{IOUTSP} = \frac{2 \text{ V}}{gm_{IOUT} \times \frac{Rth + R_{CSSP}}{R_{PHSP} + Rth + R_{CSSP}} \times ICCMax \times DCR}$$ (eq. 23) #### Programming the Single-Phase Rail ICC MAX Resistors to ground on the ICCMAX\_1a and ICCMAX\_1b pins program these registers for the single phase rails at the time the part is enabled. $I_{MXBIAS1A}$ and $I_{MXBIAS1B}$ currents are sourced from these pins to generate a voltage on the program resistors. The resistor value should be no less than 10k. ICC\_MAX<sub>21h</sub> = $$\frac{R * I_{MXBIAS1} * 64 A}{2 V}$$ (eq. 24) #### Single-phase Rail Pulsewidth Modulator A PWM pulse starts when the Error Amp output (COMP voltage) exceeds a trigger threshold including a scaled inductor current (I<sub>L</sub>\*DCR\*Phase Current Gain Factor). The PWM pulse ends when scaled inductor current added to a compensating reset ramp exceeds the COMP voltage. Both edges of the PWM signals are modulated. During a transient event, the duty cycle can increase rapidly as the COMP voltage increases with respect to the trigger threshold and reset ramp, to provide a highly linear and proportional response to the step load. #### Disabling a Single-Phase Rail If the NCP81248 is to provide fewer than three rails, either or both of the single-phase regulators can be disabled by pulling up their respective CSP pin to VCC. The two-phase regulator cannot be disabled. #### **PROTECTION FEATURES** #### Two-Phase Regulator Over Current Protection (OCP) A programmable total phase current limit is provided that is decreased when not operating in full current mode. This limit is programmed with a resistor between the CSCOMP and ILIM pins. The current from the ILIM pin to this resistor is compared to the ILIM Threshold Currents ( $I_{CL0}$ , $I_{CLM0}$ , $I_{CL1}$ , and $I_{CLM1}$ ). When the 2–phase rail is operating in full current mode, if the ILIM pin current exceeds $I_{CL0}$ , an internal latch–off timer starts. If the fault is not removed, the controller shuts down when the timer expires. If the current into the pin exceeds $I_{CLM0}$ , the controller shuts down immediately. When operating in PS1, PS2, or PS3, the ILIM pin current limits are $I_{CL1}$ and $I_{CLM1}$ . To recover from an OCP fault, the EN pin or $V_{CC}$ voltage must be cycled low. Figure 20. Use Equation 10 to calculate the ILIM resistor value. #### Single-phase Rail Over Current Protection (OCP) The current limit threshold is programmed with a resistor (R<sub>ILIMSP</sub>) from the ILIM pin to ground. The current limit latches the single–phase rail off immediately if the ILIM pin voltage exceeds the ILIM Threshold Voltage ( $V_{\rm CL}$ ). Set the value of the current limit resistor based on the equation shown below. Figure 21. $$\begin{split} R_{ILIMSP} &= \frac{V_{CL}}{gm_{ILIM} \times \frac{R_{th} + R_{CSSP}}{R_{PHSP} + R_{th} + R_{CSSP}} \times Iout_{LIMIT} \times DCR} \left[ \Omega \right] \text{ (eq. 25)} \\ C_{ILIMSP} &= \frac{5 * 10^{+7}}{R_{ILIMSP}} \text{ [pF]} \end{split}$$ A capacitor ( $C_{\rm ILIMSP}$ ) in parallel with the ILIM pin resistor creates a time delay to give some tolerance for output currents that momentarily exceed the current limit. The $C_{\rm ILIMSP}$ value given in the equation below will give up to a 50 $\mu$ s delay with a 150% overload depending on the load current prior to overload. To recover from an OCP fault, the EN pin or $V_{CC}$ voltage must be cycled low. ## Input Under-voltage Lockouts (UVLO) NCP81248 monitors the 5 V $V_{CC}$ supply as well as the VRMP pin voltage. Hysteresis is incorporated within these monitors. ## **Output Under Voltage Monitor** The 2-phase rail output voltage is monitored for undervoltage at the output of the differential amplifier. If the 2-phase rail output falls more than $V_{UVM2}$ below the DAC-DROOP voltage, the UVM comparator will trip – sending the VR\_RDY signal low. The single-phase rail outputs are monitored for undervoltage at the CSN inputs. If the CSN voltage falls more than $V_{UVM1}$ below the DAC voltage, the UVM comparator will trip – sending the VR RDY signal low. #### **Output Over Voltage Protection** The 2-phase output voltage is monitored for OVP at the output of the differential amplifier and also at the CSREF pin. The single-phase regulator outputs are monitored for overvoltage at the VSP & VSN inputs, and also at the CSN inputs. During normal operation, if an output voltage exceeds the DAC voltage by V<sub>OVP</sub>, the VR\_RDY flag goes low, and the DAC voltage of the overvoltage rail will be slowly ramped down to 0 V to avoid producing a negative output voltage. At the same time, the PWM outputs of the overvoltage rail are sent low. The PWM output will pulse to mid-level during the DAC ramp down period if the output decreases below the DAC apts to zero, the PWMs will be held low, and the NCP81248 will stay in this mode until the V<sub>CC</sub> voltage or EN is toggled. Figure 22. OVP Threshold Behavior Figure 23. OVP Behavior at Startup During start up, the OVP threshold is set to the Absolute Over Voltage Threshold. This allows the controller to start up without false triggering OVP. Figure 24. OVP During Normal Operation Mode ## **TYPICAL PCB LAYOUT** Figure 25. Intel is the trademarks of Intel Corporation or its subsidiaries. **DATE 16 FEB 2010** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994. CONTROLLING DIMENSIONS: MILLIMETERS. - DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN - 0.15 AND 0.30mm FROM TERMINAL TIP COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | |-----|-------------|------|--| | | | | | | DIM | MIN | MAX | | | Α | 0.80 | 1.00 | | | A1 | 0.00 | 0.05 | | | А3 | 0.20 REF | | | | b | 0.15 | 0.25 | | | D | 6.00 BSC | | | | D2 | 4.40 | 4.60 | | | E | 6.00 BSC | | | | E2 | 4.40 | 4.60 | | | е | 0.40 BSC | | | | K | 0.20 MIN | | | | L | 0.30 | 0.50 | | | L1 | 0.00 | 0.15 | | ## **GENERIC MARKING DIAGRAM\*** XXX = Specific Device Code = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | *For additional information on our Pb-Free strategy and soldering | |-------------------------------------------------------------------| | details, please download the ON Semiconductor Soldering and | | Mounting Techniques Reference Manual, SOLDERRM/D. | 6.40 48X 0.25 **DIMENSIONS: MILLIMETERS** | DESCRIPTION: | QFN48, 6x6, 0.4MM PITCH | | PAGE 1 OF 1 | |------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DOCUMENT NUMBER: | 98AON39236E | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. 4.66 PKG / OUTLINE onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales