# **Low Dropout Voltage** Tracking Regulator # **NCV4254C** The NCV4254C is a monolithic integrated low dropout tracking voltage regulator designed to provide an adjustable buffered output voltage that closely tracks the reference input voltage. The output delivers up to 70 mA while being able to be configured higher, lower or equal to the reference voltages. The part can be used in automotive applications with remote sensors or any situation where it is necessary to isolate the output of the other regulator. The NCV4254C also enables the user to bestow a quick upgrade to their module when added current is needed and the existing regulator cannot provide. #### **Features** - Up to 70 mA Source Capability - Low Output Tracking Tolerance - Low Dropout (typ. 220 mV @ 70 mA) - Low Disable Current in Stand-by Mode - Wide Input Voltage Operating Range - Protection Features: - Current Limitation - Thermal Shutdown - Reverse Input Voltage and Reverse Bias Voltage - NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Grade 1 Qualified and PPAP Capable - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant 1 ## **Typical Applications** • Off the module loads (e.g. sensors power supply) #### **MARKING DIAGRAMS** SOIC8 **D SUFFIX CASE 751** Α SOIC8 EP **PD SUFFIX** CASE 751AC = A for Adjust version Х S for Status version = Assembly Location = Wafer Lot L = Year WW = Work Week = Pb-Free Device (Note: Microdot may be in either location) #### **PIN CONNECTIONS** #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 13 of this data sheet. Figure 1. Block Diagram for Adjust Version NCV4254C Figure 2. Block Diagram for Status Output for NCV4254C **Table 1. PIN FUNCTION DESCRIPTION** | Pin No.<br>SOIC-8 | Pin No.<br>SOIC-8 EP | Pin<br>Name | Description | |-------------------|----------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | V <sub>out</sub> | Tracker Output Voltage. Connect 2.2 $\mu$ F capacitor with ESR < 5 $\Omega$ to ground be connected directly or by a voltage divider for lower output voltages. | | 2, 3, 6, 7 | 6 | GND | Power Supply Ground. | | - | 2, 3, 7 | NC | Not Connected. Connect to GND | | 4 | 4 | ADJ | Voltage Adjust Input. The adjust input can be connected directly to output pin for Vout = VEN/REF or by a voltage divider for higher/lower output voltages. The adjust pin can be also connected to ground in case of using this device as a High-Side Driver. | | 4 | 4 | ST | Tracking Regulator Status Output. Open collector output. Connect via a pull-up resistor to a positive voltage rail. A low signal indicates fault conditions at the regulator's output. | | 5 | 5 | EN/REF | Enable / Reference. Connect the reference to this pin. A low signal disables the IC; a high signal switches it on. The reference voltage can be connected directly or by a voltage divider for lower output voltages. | | 8 | 8 | V <sub>in</sub> | Positive Power Supply Input. Connect 0.1 μF capacitor to ground. | | _ | PAD | PAD | Exposed Pad. Connect to GND | #### **Table 2. MAXIMUM RATINGS** | Rating | | Symbol | Min | Max | Unit | |-----------------------------------------------|----|----------------------------------|------|-----|------| | Input Voltage DC (Note 1) | DC | V <sub>in</sub> | -20 | 45 | V | | Peak Transient Voltage (Load Dump) (Note 2) | | V <sub>in</sub> | | 45 | V | | Output Voltage | | V <sub>out</sub> | -5 | 40 | V | | Enable / Reference Input Voltage | DC | V <sub>EN</sub> / <sub>REF</sub> | -20 | 40 | V | | Adjust Voltage (Adjust Version) | DC | $V_{ADJ}$ | -20 | 40 | V | | Status output Voltage (Status Output Version) | DC | V <sub>ST</sub> | -0.3 | 7 | V | | Maximum Junction Temperature | | T <sub>J(max)</sub> | -40 | 150 | °C | | Storage Temperature | | T <sub>STG</sub> | -55 | 150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### Table 3. ESD CAPABILITY (Note 3) | Rating | Symbol | Min | Max | Unit | |----------------------------------|--------------------|-----|-----|------| | ESD Capability, Human Body Model | ESD <sub>HBM</sub> | -4 | 4 | kV | <sup>3.</sup> This device series incorporates ESD protection and is tested by the following methods: Field Induced Charge Device Model ESD characterization is not performed on plastic molded packages with body sizes <50 mm² due to the inability of a small package body to acquire and retain enough charge to meet the minimum CDM discharge current waveform characteristic defined in JEDEC JS-002-2014 #### Table 4. LEAD SOLDERING TEMPERATURE AND MSL (Note 4) | Rating | | Symbol | Min | Max | Unit | |----------------------------|---------------------|--------|-----|--------|------| | Moisture Sensitivity Level | SOIC-8<br>SOIC-8 EP | MSL | | 1<br>1 | - | <sup>4.</sup> For more information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D <sup>1.</sup> Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area. <sup>2.</sup> Load Dump Test B (with centralized load dump suppression) according to ISO16750-2 standard. Guaranteed by design. Not tested in production. Passed Class B according to ISO16750-1. ESD Human Body Model tested per AEC-Q100-002 (JS-001-2010) ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115) **Table 5. THERMAL CHARACTERISTICS** | Rating | Symbol | Value | Unit | |--------------------------------------------------|---------------|-------|------| | Thermal Characteristics, SOIC-8 | | | °C/W | | Thermal Resistance, Junction-to-Ambient (Note 5) | $R_{ hetaJA}$ | 115 | | | Thermal Reference, Junction-to-Case Top (Note 5) | $R_{\Psi JT}$ | 11.5 | | | Thermal Characteristics, SOIC-8 EP | | | °C/W | | Thermal Resistance, Junction-to-Ambient (Note 5) | $R_{ hetaJA}$ | 75 | | | Thermal Reference, Junction-to-Case Top (Note 5) | $R_{\Psi JT}$ | 11.5 | | <sup>5.</sup> Values based on copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate. #### **Table 6. RECOMMENDED OPERATING RANGES** | Rating | Symbol | Min | Max | Unit | |----------------------------------|---------------------|-----|-----|------| | Input Voltage | V <sub>in</sub> | 4 | 45 | V | | Enable / Reference Input Voltage | V <sub>EN/REF</sub> | 2 | - | V | | Junction Temperature | TJ | -40 | 150 | °C | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. **Table 7. ELECTRICAL CHARACTERISTICS** $V_{in}$ = 13.5 V, $V_{EN/REF}$ >= 2.5 V, $C_{in}$ = 0.1 $\mu$ F, $C_{out}$ = 2.2 $\mu$ F, for typical values $T_J$ = 25°C, for min/max values $T_J$ = -40°C to 150°C; unless otherwise noted. (Note 6) | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------|---------|----------|----------| | REGULATOR OUTPUT | | | | | | | | Output Voltage Tracking Accuracy | $V_{in}$ = 5.7 V to 26 V, $I_{out}$ = 0.1 mA to 60 mA 2.5 V $\leq$ V <sub>EN/REF</sub> $\leq$ (V <sub>IN</sub> - 600 mV) | $\Delta V_{out}$ | -3 | - | 3 | mV | | Output Voltage Tracking Accuracy | $V_{in}$ = 5.5 V to 26 V, $I_{out}$ = 0.1 mA to 60 mA $V_{EN/REF}$ = 5 V | $\Delta V_{ m out}$ | -10 | - | 10 | mV | | Output Voltage Tracking Accuracy | $V_{in}$ = 5.5 V to 32 V, $I_{out}$ = 0.1 mA to 30 mA $V_{EN/REF}$ = 5 V | $\Delta V_{out}$ | -10 | - | 10 | mV | | Line Regulation | $V_{in}$ = 5.5 V to 32 V, $I_{out}$ = 5 mA, $V_{EN/REF}$ = 5 V | Reg <sub>line</sub> | -5 | - | 5 | mV | | Load Regulation | I <sub>out</sub> = 0.1 mA to 70 mA, V <sub>EN/REF</sub> = 5 V | Reg <sub>load</sub> | -5 | - | 5 | mV | | Dropout Voltage (Note 7) | I <sub>out</sub> = 70 mA, V <sub>EN/REF</sub> = 5 V | $V_{DO}$ | - | 220 | 400 | mV | | DISABLE AND QUIESCENT CURRENTS | | | | | | | | Disable Current, Stand-by Mode | $V_{EN/REF} \le 0.4 \text{ V}, T_J \le 125^{\circ}\text{C}$ | I <sub>DIS</sub> | - | 0.01 | 5 | μΑ | | Quiescent Current, I <sub>q</sub> = I <sub>in</sub> – I <sub>out</sub> | $I_{out} \le 0.1 \text{ mA}, V_{EN/REF} = 5 \text{ V}$<br>$I_{out} \le 70 \text{ mA}, V_{EN/REF} = 5 \text{ V}$ | Iq | -<br>- | 65<br>1 | 80<br>2 | μA<br>mA | | CURRENT LIMIT PROTECTION | | | | | • | | | Current Limit | $V_{out} = (V_{EN/REF} - 0.1 \text{ V}), V_{EN/REF} = 5 \text{ V}$ | I <sub>LIM</sub> | 71 | 110 | 150 | mA | | REVERSE CURRENT PROTECTION | | | | | | | | Reverse Current | V <sub>in</sub> = 0 V, V <sub>out</sub> = 32 V, V <sub>EN/REF</sub> = 5 V | I <sub>out_rev</sub> | -15 | -10 | - | mA | | Reverse Current at Negative Input Voltage | $V_{in} = -16 \text{ V}, V_{out} = 0 \text{ V}, V_{EN/REF} = 5 \text{ V}$ | I <sub>in_rev</sub> | -1 | -0.2 | - | mA | | PSRR | | | | | | | | Power Supply Ripple Rejection (Note 8) | f = 100 Hz, 1 V <sub>p-p</sub> | PSRR | - | 60 | - | dB | | ENABLE / REFERENCE | | | | | | | | Enable / Reference Input Threshold Voltage<br>Logic Low<br>Logic High | $V_{out}$ = 0 V, $I_{out}$ $\leq$ 5 $\mu$ A, $Tj$ $\leq$ 125°C $ V_{out}$ - $V_{EN/REF} $ < 10 mV | V <sub>th(EN/R</sub><br>EF) | -<br>2 | -<br>- | 0.4<br>_ | V | <sup>6.</sup> Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at $T_A \approx T_J$ . Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. 7. Measured when output voltage falls 100 mV below the regulated voltage at Vin = 13.5 V. <sup>8.</sup> Values based on design and/or characterization. Table 7. ELECTRICAL CHARACTERISTICS $V_{in}$ = 13.5 V, $V_{EN/REF}$ >= 2.5 V, $C_{in}$ = 0.1 $\mu$ F, $C_{out}$ = 2.2 $\mu$ F, for typical values $T_{J}$ = 25°C, for min/max values $T_J = -40$ °C to 150°C; unless otherwise noted. (Note 6) | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------|----------------------------------------------------------------|----------------------|-----------------------------|----------------------------|-----------------------------|------| | ENABLE / REFERENCE | | • | | | | | | Enable / Reference Input Current | V <sub>EN/REF</sub> = 5 V | I <sub>EN/REF</sub> | - | 2 | 3 | μΑ | | Enable / Reference Input Current if Input tied to GND | V <sub>in</sub> = 0 V, V <sub>EN/REF</sub> = 5 V | I <sub>EN/REF</sub> | - | 0.003 | 0.6 | mA | | Enable / Reference Internal Pull-Down Resistor | | R <sub>EN/REF</sub> | 1.7 | 2.2 | 3.3 | МΩ | | ADJUST (only Adjust Version) | | | | | | | | Adjust Input Biasing Current | V <sub>ADJ</sub> = 5 V | I <sub>ADJ</sub> | - | 0.03 | 0.5 | μΑ | | STATUS OUTPUT (only Status Version) | | | | | | | | Status Switching Threshold, Undervoltage | V <sub>out</sub> decreasing | V <sub>out_UV</sub> | V <sub>EN/REF</sub><br>-120 | V <sub>EN/REF</sub><br>-77 | V <sub>EN/REF</sub><br>-50 | mV | | Status Switching Threshold, Overvoltage | V <sub>out</sub> increasing | V <sub>out_OV</sub> | V <sub>EN/REF</sub><br>+50 | V <sub>EN/REF</sub><br>+77 | V <sub>EN/REF</sub><br>+120 | mV | | Status reaction Time | | t <sub>ST</sub> | 10 | 23 | 33 | μs | | Status Output Low Voltage | $I_{ST} = 1 \text{ mA}, V_{in} \ge 4 \text{ V}$ | V <sub>ST_low</sub> | - | - | 0.4 | V | | Status Output Sink Current Limitation | V <sub>ST</sub> = 0.8 V | I <sub>ST_max</sub> | 1 | - | - | mA | | Status Output Leakage Current | V <sub>out</sub> = V <sub>EN/REF</sub> , V <sub>ST</sub> = 5 V | I <sub>ST_leak</sub> | - | - | 2 | μΑ | | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown Temperature (Note 8) | | T <sub>SD</sub> | 151 | 175 | 200 | °C | <sup>6.</sup> Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at $T_A \approx T_J$ . Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. 7. Measured when output voltage falls 100 mV below the regulated voltage at Vin = 13.5 V. Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>8.</sup> Values based on design and/or characterization. #### TYPICAL CHARACTERISTICS Figure 3. Tracking Accuracy $\Delta V_{out}$ vs. Junction Temperature $T_i$ Figure 4. Output Capacitor Series Resistor ESR vs. Output Current I<sub>out</sub> Figure 5. Output Voltage $V_{out}$ vs. Reference Voltage $V_{EN/REF}$ Figure 6. Output Voltage $V_{out}$ vs. Input Voltage $V_{in}$ Figure 7. Output Current Limitation $I_{out\_max}$ vs. Input Voltage $V_{in}$ , $V_{REF}$ = 5 V Figure 8. Output Current Limitation $I_{out\_max}$ vs. Input Voltage $V_{in}$ , $V_{REF} = 2 V$ #### **TYPICAL CHARACTERISTICS** Figure 9. Dropout Voltage $V_{DR}$ vs. Output Current $I_{out}$ Figure 10. Dropout Voltage V<sub>DR</sub> vs. Junction Temperature T<sub>i</sub> Figure 11. Reverse Current $I_{in}$ vs. Input Voltage $V_{in}$ Figure 12. Reverse Current I<sub>in</sub> vs. Output Voltage V<sub>out</sub> Figure 13. Quiescent Current $I_q$ vs. Output Current $I_{out}$ Figure 14. Quiescent Current $I_q$ vs. Input Voltage $V_{in}$ #### **TYPICAL CHARACTERISTICS** Figure 15. Enable / Reference Input Current I<sub>EN/REF</sub> vs. Junction Temperature T<sub>i</sub> Figure 16. Enable / Reference Input Current I<sub>EN/REF</sub> vs. Input Voltage V<sub>in</sub> Figure 17. Load Transient Figure 18. Status Reaction Time $t_{ST}$ vs. Junction Temperature $T_J$ #### APPLICATION INFORMATION The NCV4254C tracking regulator is self-protected with internal thermal shutdown and internal current limit. Typical characteristics are shown in Figure 3 to Figure 18. #### Input Decoupling (Cin) A ceramic or tantalum $0.1~\mu F$ capacitor is recommended and should be connected close to the NCV4254C package. Higher capacitance and lower ESR will improve the overall line and load transient response. If extremely fast input voltage transients are expected then appropriate input filter must be used in order to decrease rising and/or falling edges below 50 V/ $\mu$ s for proper operation. The filter can be composed of several capacitors in parallel. #### Output Decoupling (Cout) The output capacitor for the NCV4254C is required for stability. Without it, the regulator output will oscillate. Actual size and type may vary depending upon the application load and temperature range. Capacitor effective series resistance (ESR) is also a factor in the IC stability. Worst-case is determined at the minimum ambient temperature and maximum load expected. The output capacitor can be increased in size to any desired value above the minimum. One possible purpose of this would be to maintain the output voltage during brief conditions of negative input transients that might be characteristic of a particular system. The capacitor must also be rated at all ambient temperatures expected in the system. To maintain regulator stability down to $-40^{\circ}$ C, a capacitor rated at that temperature must be used. #### **Tracking Regulator** The output voltage $V_{out}$ is controlled by comparing it to the voltage applied at pin EN/REF and driving a PNP pass transistor accordingly. The control loop stability depends on the output capacitor $C_{out}$ , the load current, the chip temperature and the poles/zeros introduced by the integrated circuit. Protection circuitry prevents the IC as well as the application from destruction in case of catastrophic events. These safeguards contain output current limitation, reverse polarity protection as well as thermal shutdown in case of over temperature. In order to avoid excessive power dissipation that could never be handled by the pass element and the package, the maximum output current is decreased at high input voltages. The over temperature protection circuit prevents the IC from immediate destruction under fault conditions (e.g. Output continuously short–circuited) by reducing the output current. A thermal balance below 200°C junction temperature is established. Please note that a junction temperature above 150°C is outside the maximum ratings and reduces the IC lifetime. The NCV4254C allows a negative supply voltage. However, several small currents are flowing into the IC. For details see electrical characteristics table and typical performance graphs. The thermal protection circuit is not operating during reverse polarity condition. #### **Thermal Considerations** As power in the NCV4254C increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. When the NCV4254C has good thermal conductivity through the PCB, the junction temperature will be relatively low with high power applications. The maximum dissipation the NCV4254C can handle is given by: $$P_{D(MAX)} = \frac{\left[T_{J(MAX)} - T_{A}\right]}{R_{hJA}}$$ (eq. 1) Since $T_J$ is not recommended to exceed 150°C, then the NCV4254C (SOIC–8 EP) soldered on 645 mm², 1 oz copper area, FR4 can dissipate up to 1.667 W when the ambient temperature ( $T_A$ ) is 25°C. See Figure 19 and 20 for $R_{\theta JA}$ versus PCB Cu area. The power dissipated by the NCV4254C can be calculated from the following equations: $$P_D \approx V_{in}(I_q@I_{out}) + I_{out}(V_{in} - V_{out})$$ (eq. 2) or $$V_{in(MAX)} \approx \frac{P_{D(MAX)} + (V_{out} \times I_{out})}{I_{out} + I_0}$$ (eq. 3) Figure 19. R<sub>θJA</sub> vs. PCB CU Area (SOIC-8 Package) Figure 20. $R_{\theta JA}$ vs. PCB CU Area (SOIC-8 EP Package) #### Hints $V_{in}$ and GND printed circuit board traces should be as wide as possible. When the impedance of these traces is high, there is a chance to pick up noise or cause the regulator to malfunction. Place external components, especially the output capacitor, as close as possible to the NCV4254C and make traces as short as possible. The NCV4254C is not developed in compliance with ISO26262 standard. If application is safety critical then the below application diagram shown in Figure 21 or 22 can be used. Figure 21. Application Diagram for ADJ version Figure 22. Application Diagram for ST version #### **CIRCUIT DESCRIPTION** #### **ENABLE Function** By pulling the $V_{REF/EN}$ lead below 0.4 V typically, the IC is disabled and enters a Stand-by mode where the device draws less then 5 $\mu A$ from supply. When the $V_{REF/EN}$ lead is greater then 1.75 V, $V_{OUT}$ tracks the $V_{REF/EN}$ lead normally. #### **STATUS Output** The status output is used as the power on indicator to the microcontroller. This signal indicates when the output voltage is suitable for reliable operation of the sensor. It pulls low when the output is not considered to be ready. ST is pulled up to $V_{REF}$ (Figure 23) or $V_{out}$ (Figure 24) by an external resistor, typically 10 k $\Omega$ . Figure 23. Status Version Application Circuit: Status to Reference Voltage Figure 24. Status Version Application Circuit: Status to Output Voltage Figure 25. Adjust Version Application Circuit: Output Voltage Higher Than the Reference Voltage ### **Output Voltage** The output is capable of supplying 70 mA to the load while configured as a similar (Figure 26), lower (Figure 27) or higher (Figure 25) voltage as the reference lead. The Adj lead acts as the inverting terminal of the op amp and the $V_{REF}$ lead as the non-inverting. The device can also be configured as a high-side driver as displayed in Figure 28. Figure 26. Adjust Version Application Circuit: Output Voltage Equal to the Reference Voltage Figure 27. Adjust Version Application Circuit: Output Voltage Lower Than the Reference Voltage Figure 28. Adjust Version Application Circuit: High-Side Driver #### **ORDERING INFORMATION** | Device | Version | Package | Shipping <sup>†</sup> | |-----------------|---------|-----------|-----------------------| | NCV4254CDAJR2G | ADJ | SOIC-8 | 2500 / Tape & Reel | | NCV4254CDSTR2G | ST | (Pb-Free) | | | NCV4254CPDAJR2G | ADJ | SOIC-8 EP | 2500 / Tape & Reel | | NCV4254CPDSTR2G | ST | (Pb-Free) | | <sup>†</sup>For information on tape and reel specifications,including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### SOIC-8 NB CASE 751-07 **ISSUE AK** **DATE 16 FEB 2011** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 | 7 BSC | 0.050 BSC | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | 7 | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | М | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | # **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week W = Pb-Free Package XXXXXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 1 OF 2 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. #### SOIC-8 NB CASE 751-07 ISSUE AK #### **DATE 16 FEB 2011** | | | | DITTE TO LED 2 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE | | STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE | STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd | STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1 | | STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1 | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN | 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 | | STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE STYLE 22: PIN 1. I/O LINE 1 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 STYLE 23: PIN 1. LINE 1 IN | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN STYLE 24: PIN 1. BASE | | 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6 | 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE | | STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN | | STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1 | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1 | | | | DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|---------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-8 NB | | PAGE 2 OF 2 | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. NOTES 4&5 HIH TOP VIEW SIDE VIEW **BOTTOM VIEW** ○ 0.10 C D E1 NOTES 4&5 0.10 C D 8X b NOTES 3&7 **⊕** 0.25**∭** C A-B D 0.10 C С SEATING PLANE NOTE 6 D E NOTE 6 B 0.20 C D NOTE 8 SOIC-8 EP CASE 751AC ISSUE E **DATE 05 OCT 2022** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M. 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION, ALLOWABLE PROTRUSION SHALL BE 0.004 IN EXCESS OF MAXIMUM MATERIAL CONDITION. - 4. DIMENSION 5 HALL BE 0.104 IN EACESS OF MAXIMUM INTERIAL CONDITION. 4. DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 PER SIDE. DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.010 mm PER SIDE. 5. THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONS D AND E1 ARE DETERMINED AT THE OUTERMOST EXTREMES - OF THE PLASTIC BODY AT DATUM H. - 6. DATUMS A AND B ARE TO BE DETERMINED AT DATUM H. - 7. DIMENSIONS b AND c APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 TO 0.25 FROM THE LEAD TIP. - 8. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. | | MILLIMETERS | | | | |-----|-------------|----------|------|--| | DIM | MIN. | NOM | MAX. | | | Α | 1.35 | 1.55 | 1.75 | | | A1 | | 0.05 | 0.10 | | | A2 | 1.35 | 1.50 | 1.65 | | | b | 0.31 | 0.41 | 0.51 | | | С | 0.17 | 0.21 | 0.23 | | | D | 4.90 BSC | | | | | Е | 6.00 BSC | | | | | E1 | 3.90 BSC | | | | | е | 1.27 BSC | | | | | F | 2.24 | 2.72 | 3.20 | | | F1 | | 0.20 REF | | | | G | 1.55 | 2.03 | 2.51 | | | G1 | | 0.46 REF | | | | h | 0.25 | 0.38 | 0.50 | | | L | 0.40 | 0.84 | 1.27 | | | L1 | 1.04 REF | | | | | L2 | 0.25 REF | | | | | Ø | 0° | 4° | 8° | | <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D." #### **GENERIC MARKING DIAGRAM\*** XXXXXX = Specific Device Code = Assembly Location Υ = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present and may be in either location. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON14029D | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-8 EP | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular e, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales