# **Stand-alone LIN Transceiver**

#### Description

The NCV7329 is a fully featured local interconnect network (LIN) transceiver designed to interface between a LIN protocol controller and the physical bus.

The LIN bus is designed to communicate low rate data from control devices such as door locks, mirrors, car seats, and sunroofs at the lowest possible cost. The bus is designed to eliminate as much wiring as possible and is implemented using a single wire in each node. Each node has a slave MCU–state machine that recognizes and translates the instructions specific to that function.

The main attraction of the LIN bus is that all the functions are not time critical and usually relate to passenger comfort.

#### **Features**

- LIN-Bus Transceiver
  - Compliant to ISO 17987–4 (Backwards Compatible to LIN Specification rev. 2.x, 1.3) and SAE J2602
  - ♦ Bus Voltage ±42 V
  - Transmission Rate 1 kbps to 20 kbps
  - ◆ TxD Timeout Function
  - Integrated Slope Control
- Protection
  - Thermal Shutdown
  - Undervoltage Protection
  - Bus Pins Protected Against Transients in an Automotive Environment
- Modes
  - Normal Mode: LIN Transceiver Enabled, Communication via the Bus is Possible
  - Sleep Mode: LIN Transceiver Disabled, the Consumption from V<sub>BB</sub> is Minimized
  - Standby Mode: Transition Mode Reached after Wake-up Event on the LIN Bus
- Compatibility
  - Pin-Compatible Subset with NCV7321
  - ◆ K-line Compatible

#### Quality

- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Require—ments; AEC—Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



## ON Semiconductor®

www.onsemi.com



A = Assembly Location L = Wafer Lot

Y = Year
W = Work Week
Pb-Free Package

(Note: Microdot may be in either location)

#### PIN CONNECTIONS



#### ORDERING INFORMATION

See detailed ordering and shipping information on page 10 of this data sheet.

# **BLOCK DIAGRAM**



Figure 1. Block Diagram

# **TYPICAL APPLICATION**



Figure 2. Typical Application Diagram for a Master Node

**Table 1. PIN DESCRIPTION** 

| Pin | Name     | Description                                                                                     |
|-----|----------|-------------------------------------------------------------------------------------------------|
| 1   | RxD      | Receive Data Output; Low in Dominant State; Open–Drain Output                                   |
| 2   | EN       | Enable Input, Transceiver in Normal Operation Mode when High, Pull-down Resistor to GND         |
| 3   | NC       | Not Connected                                                                                   |
| 4   | TxD      | Transmit Data Input, Low for Dominant State, Pull-down to GND                                   |
| 5   | GND      | Ground                                                                                          |
| 6   | LIN      | LIN Bus Output/Input                                                                            |
| 7   | $V_{BB}$ | Battery Supply Input                                                                            |
| 8   | NC       | Not Connected                                                                                   |
| -   | EP       | Exposed Pad. Recommended to connect to GND or left floating in application (DFN8 package only). |

**Table 2. ABSOLUTE MAXIMUM RATINGS** 

| Symbol              | Parameter                                                                                              | Min         | Max  | Unit |
|---------------------|--------------------------------------------------------------------------------------------------------|-------------|------|------|
| $V_{BB}$            | Voltage on Pin V <sub>BB</sub>                                                                         | -0.3        | +42  | V    |
| V <sub>LIN</sub>    | LIN Bus Voltage with respect to GND                                                                    | -42         | +42  | V    |
|                     | LIN Bus Voltage with respect to V <sub>BB</sub>                                                        | -42         | +42  | V    |
| V_Dig_IO            | DC Input Voltage on Pins (EN, RxD, TxD)                                                                | -0.3        | +7   | V    |
| V <sub>ESD</sub>    | Human Body Model (LIN Pin) (Note 1)                                                                    | -8          | +8   | kV   |
|                     | Human Body Model (All Pins) (Note 1)                                                                   | -4          | +4   | kV   |
|                     | Charged Device Model (All Pins) (Note 2)                                                               | <b>-750</b> | +750 | V    |
|                     | Machine Model (All Pins) (Note 3)                                                                      | -200        | +200 | V    |
| V <sub>ESDIEC</sub> | Electrostatic Discharge Voltage (LIN Pin) System Human Body<br>Model (Note 4) Conform to IEC 61000–4–2 | -8          | +8   | kV   |
| TJ                  | Junction Temperature Range                                                                             | -40         | +150 | °C   |
| T <sub>STG</sub>    | Storage Temperature Range                                                                              | <b>-</b> 55 | +150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- Standardized human body model electrostatic discharge (ESD) pulses in accordance to EIA–JESD22. Equivalent to discharging a 100 pF capacitor through a 1.5 kΩ resistor.
- 2. Standardized charged device model ESD pulses when tested according to AEC-Q100-011.
- 3. In accordance to JEDEC JESD22-A115. Equivalent to discharging a 200 pF capacitor through a 10 Ω resistor and 0.75 μH coil.
- 4. Equivalent to discharging a 150 pF capacitor through a 330 Ω resistor. System HBM levels are verified by an external test–house.

#### **Table 3. THERMAL CHARACTERISTICS**

| Parameter                                                                                                                                                                | Symbol                                                                           | Value     | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------|------|
| Thermal characteristics, SOIC–8 (Note 5) Thermal Resistance Junction–to–Air, Free air, 1S0P PCB (Note 6) Thermal Resistance Junction–to–Air, Free air, 2S2P PCB (Note 7) | $egin{array}{c} {\sf R}_{	heta {\sf JA}} \ {\sf R}_{	heta {\sf JA}} \end{array}$ | 131<br>81 | °C/W |
| Thermal characteristics, DFN8 (Note 5) Thermal Resistance Junction-to-Air, Free air, 1S0P PCB (Note 6) Thermal Resistance Junction-to-Air, Free air, 2S2P PCB (Note 7)   | $R_{	hetaJA}$ $R_{	hetaJA}$                                                      | 125<br>58 | °C/W |

<sup>5.</sup> Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters.

- 6. Values based on test board according to EIA/JEDEC Standard JESD51–3, signal layer with 10% trace coverage.
- 7. Values based on test board according to EIA/JEDEC Standard JESD51-7, signal layers with 10% trace coverage.

### **ELECTRICAL CHARACTERISTICS**

#### **Definitions**

All voltages are referenced to GND (pin 5) unless otherwise specified. Positive currents flow into the IC. Sinking current means the current is flowing into the pin; sourcing current means the current is flowing out of the pin.

**Table 4. DC CHARACTERISTICS** ( $V_{BB} = 5 \text{ V to } 18 \text{ V}; T_J = -40 ^{\circ}\text{C}$  to +150  $^{\circ}\text{C}; Typical values are given at <math>V_{BB} = 12 \text{ V}$  and  $T_J = 25 ^{\circ}\text{C}$  Bus Load =  $500 \Omega$  ( $V_{BB}$  to LIN); unless otherwise specified.)

| Symbol                  | Parameter                                     | Conditions                                                    | Min.  | Тур.  | Max.  | Unit     |
|-------------------------|-----------------------------------------------|---------------------------------------------------------------|-------|-------|-------|----------|
| SUPPY PIN (V            | вв)                                           |                                                               |       |       |       |          |
| $V_{BB}$                | Battery Supply                                |                                                               | 5     |       | 18    | V        |
| I <sub>BB</sub>         | Battery Supply Current                        | Normal Mode; LIN recessive                                    | 0.2   | 0.55  | 1.2   | mA       |
| I <sub>BB</sub>         | Battery Supply Current                        | Normal Mode; TxD = Low, LIN<br>Dominant                       | 2     | 3.9   | 6.5   | mA       |
| I <sub>BB</sub>         | Battery Supply Current                        | Sleep and Standby Mode;<br>LIN recessive; VLIN = VBB; TJ<85°C |       | 6     | 10    | μΑ       |
| I <sub>BB</sub>         | Battery Supply Current                        | Sleep and Standby Mode;<br>LIN recessive; VLIN = VBB          |       | 6     | 15    | μА       |
| POR AND V <sub>BB</sub> | MONITOR                                       |                                                               |       |       |       |          |
| PORH_V <sub>BB</sub>    | Power-on Reset; High Level on V <sub>BB</sub> | V <sub>BB</sub> Rising                                        | 2.7   | 3.5   | 4.4   | V        |
| PORL_V <sub>BB</sub>    | Power-on Reset; Low Level on V <sub>BB</sub>  | V <sub>BB</sub> Falling                                       | 1.3   | 2.1   | 2.7   | V        |
| MONH_V <sub>BB</sub>    | Battery Monitoring High Level                 | V <sub>BB</sub> Rising                                        | 3.2   | 4.2   | 5.0   | V        |
| MONL_V <sub>BB</sub>    | Battery Monitoring Low Level                  | V <sub>BB</sub> Falling                                       | 3.0   | 4.0   | 4.8   | V        |
| TRANSMITTER             | R DATA INPUT (PIN TxD)                        |                                                               |       |       |       | -        |
| $V_{IL\_TxD}$           | Low Level Input Voltage                       |                                                               | -0.3  |       | +0.8  | V        |
| V <sub>IH_TxD</sub>     | High Level Input Voltage                      |                                                               | 2     |       | 7     | V        |
| R <sub>PD_TxD</sub>     | Pull-down Resistor on TxD Pin                 |                                                               | 50    | 125   | 325   | kΩ       |
| RECEIVER DA             | TA OUTPUT (PIN RxD)                           |                                                               |       |       |       | -        |
| I <sub>OL_RxD</sub>     | Low Level Output Current                      | V <sub>RXD</sub> = 0.4 V                                      | 2     |       |       | mA       |
| I <sub>OH_RxD</sub>     | High Level Output Current                     |                                                               | -5    |       | +5    | μΑ       |
| ENABLE INPU             | T (PIN EN)                                    |                                                               |       |       |       | -        |
| V <sub>IL_EN</sub>      | Low Level Input Voltage                       |                                                               | -0.3  |       | +0.8  | V        |
| V <sub>IH_EN</sub>      | High Level Input Voltage                      |                                                               | 2     |       | 7     | V        |
| R <sub>PD_EN</sub>      | Pull-down Resistor to Ground                  |                                                               | 100   | 250   | 650   | kΩ       |
| LIN BUS LINE            | (PIN LIN)                                     |                                                               |       |       |       |          |
| V <sub>BUS_DOM</sub>    | Bus Voltage for Dominant State                |                                                               |       |       | 0.4   | $V_{BB}$ |
| V <sub>BUS_REC</sub>    | Bus Voltage for Recessive State               |                                                               | 0.6   |       |       | $V_{BB}$ |
| V <sub>REC_DOM</sub>    | Receiver Threshold                            | LIN Bus Recessive – Dominant                                  | 0.4   |       | 0.6   | $V_{BB}$ |
| V <sub>REC_REC</sub>    | Receiver Threshold                            | LIN Bus Dominant – Recessive                                  | 0.4   |       | 0.6   | $V_{BB}$ |
| V <sub>REC_CNT</sub>    | Receiver Centre Voltage                       | (V <sub>REC_DOM</sub> + V <sub>REC_REC</sub> ) / 2            | 0.475 | 0.500 | 0.525 | $V_{BB}$ |
| V <sub>REC_HYS</sub>    | Receiver Hysteresis                           | (V <sub>REC_REC</sub> - V <sub>REC_DOM</sub> )                | 0.050 |       | 0.175 | $V_{BB}$ |
| V <sub>LIN_DOM</sub>    | Dominant Output Voltage                       | Normal mode; V <sub>BB</sub> = 7 V                            |       |       | 1.2   | V        |
|                         |                                               | Normal mode; V <sub>BB</sub> = 18 V                           |       |       | 2.0   | V        |
| I <sub>BUS—no_GND</sub> | Communication not Affected                    | V <sub>BB</sub> = GND = 12 V; 0 < V <sub>LIN</sub> < 18 V     | -1    |       | +1    | mA       |
| I <sub>BUS_no_VBB</sub> | LIN Bus Remains Operational                   | V <sub>BB</sub> = GND = 0 V; 0 < V <sub>LIN</sub> < 18 V      |       |       | 5     | μΑ       |

<sup>8.</sup> Values based on design and characterization. Not tested in production.

**Table 4. DC CHARACTERISTICS** ( $V_{BB} = 5 \text{ V to } 18 \text{ V}; T_J = -40 ^{\circ}\text{C}$  to +150  $^{\circ}\text{C}; Typical values are given at <math>V_{BB} = 12 \text{ V}$  and  $T_J = 25 ^{\circ}\text{C}$  Bus Load =  $500 \Omega$  ( $V_{BB}$  to LIN); unless otherwise specified.)

| Symbol                   | Parameter                                      | Conditions                                                                                                     | Min. | Тур. | Max. | Unit |
|--------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------|------|------|------|
| LIN BUS LINE             | (PIN LIN)                                      |                                                                                                                |      |      |      |      |
| I <sub>BUS_LIM</sub>     | Current limitation for Driver                  | Dominant State; V <sub>LIN</sub> = V <sub>BB_MAX</sub>                                                         | 40   |      | 200  | mA   |
| I <sub>BUS_PAS_dom</sub> | Receiver Leakage current; Driver OFF           | $TxD = High; V_{LIN} = 0 V; V_{BB} = 12 V$                                                                     | -1   |      |      | mA   |
| I <sub>sleep</sub>       | Receiver Leakage current;<br>see Figure 1      | Sleep mode; V <sub>LIN</sub> = 0 V; V <sub>BB</sub> = 12 V                                                     | -16  | -8   | -3   | μΑ   |
| I <sub>BUS_PAS_rec</sub> | Receiver Leakage current; Driver OFF; (Note 8) | TxD = High; 8 V < V <sub>BB</sub> < 18 V;<br>8 V < V <sub>LIN</sub> < 18 V; V <sub>LIN</sub> ≥ V <sub>BB</sub> |      |      | 20   | μΑ   |
| V <sub>SERDiode</sub>    | Voltage Drop on Serial Diode                   | Voltage drop on D <sub>S,</sub> see Figure 1                                                                   | 0.4  | 0.7  | 1    | V    |
| R <sub>SLAVE</sub>       | Internal Pull-up Resistance                    | see Figure 1                                                                                                   | 20   | 30   | 60   | kΩ   |
| C <sub>LIN</sub>         | Capacitance on Pin LIN, (Note 8)               |                                                                                                                |      | 20   | 30   | pF   |

<sup>8.</sup> Values based on design and characterization. Not tested in production.

**Table 5. AC CHARACTERISTICS** ( $V_{BB}$  = 5 V to 18 V;  $T_J$  = -40°C to +150°C; unless otherwise specified. For the transmitter parameters, the following bus loads are considered: L1 = 1 k $\Omega$  / 1 nF; L2 = 660  $\Omega$  / 6.8 nF; L3 = 500  $\Omega$  / 10 nF)

| Symbol                    | Parameter                                                                                                                 | Conditions                                                                                                                                               | Min.  | Тур. | Max.  | Unit |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| LIN TRANSCEIVE            | R                                                                                                                         |                                                                                                                                                          |       |      |       |      |
| D1                        | Duty Cycle 1 = t <sub>BUS_REC(min)</sub> / (2xt <sub>BIT</sub> )<br>(See Figure 4)                                        | $TH_{REC(max)} = 0.744 \text{ x V}_{BB} \\ TH_{DOM(max)} = 0.581 \text{ x V}_{BB} \\ t_{BIT} = 50  \mu\text{s} \\ V_{BB} = 5 \text{ V to } 18 \text{ V}$ | 0.396 |      | 0.500 |      |
| D2                        | Duty Cycle 2 = t <sub>BUS_REC(max)</sub> / (2xt <sub>BIT</sub> ) (See Figure 4)                                           | $TH_{REC(min)} = 0.422 \text{ x V}_{BB}$ $TH_{DOM(min)} = 0.284 \text{ x V}_{BB}$ $t_{BIT} = 50  \mu\text{s}$ $V_{BB} = 5 \text{ V to } 18 \text{ V}$    | 0.500 |      | 0.581 |      |
| D3                        | Duty Cycle 3 = t <sub>BUS_REC(min)</sub> / (2xt <sub>BIT</sub> )<br>(See Figure 4)                                        | $TH_{REC(max)} = 0.778 \text{ x V}_{BB}$<br>$TH_{DOM(max)} = 0.616 \text{ x V}_{BB}$<br>$t_{BIT} = 96 \mu s$<br>$v_{BB} = 5 \text{ V to } 18 \text{ V}$  | 0.417 |      | 0.500 |      |
| D4                        | Duty Cycle 4 = t <sub>BUS_REC(max)</sub> / (2xt <sub>BIT</sub> ) (See Figure 4)                                           | $TH_{REC(min)} = 0.389 \text{ x } V_{BB}$ $TH_{DOM(min)} = 0.251 \text{ x } V_{BB}$ $t_{BIT} = 96  \mu \text{s}$ $V_{BB} = 5 \text{ V to } 18 \text{ V}$ | 0.500 |      | 0.590 |      |
| t <sub>TX_PROP_DOWN</sub> | Propagation Delay of TxD to LIN. TxD<br>High to Low (See Figure 7)                                                        |                                                                                                                                                          |       |      | 14    | μS   |
| t <sub>TX_PROP_UP</sub>   | Propagation Delay of TxD to LIN. TxD Low to High (See Figure 7)                                                           |                                                                                                                                                          |       |      | 14    | μS   |
| LIN RECEIVER              |                                                                                                                           |                                                                                                                                                          |       |      |       |      |
| t <sub>RX_PD</sub>        | Propagation Delay of Receiver, Rising and falling Edge (See Figure 5)                                                     | $R_{RxD} = 2.4 \text{ k}\Omega; C_{RXD} = 20 \text{ pF}$                                                                                                 | 0.1   |      | 6     | μS   |
| t <sub>RX_SYM</sub>       | Propagation Delay Symmetry                                                                                                | $R_{RXD}$ = 2.4 k $\Omega$ ; $C_{RXD}$ = 20 pF;<br>Rising edge with respect to falling edge                                                              | -2    |      | +2    | μS   |
| MODE TRANSITIO            | ONS AND TIMEOUTS                                                                                                          |                                                                                                                                                          |       |      |       |      |
| t <sub>LIN_WAKE</sub>     | Duration of LIN Dominant for Detection of Wake-up via LIN Bus (See Figure 6)                                              | Sleep Mode                                                                                                                                               | 40    | 70   | 150   | μS   |
| t <sub>TxD_</sub> TIMEOUT | TxD Dominant Timeout                                                                                                      | Normal Mode, TxD = Low                                                                                                                                   | 14    | 25   | 46    | ms   |
| t <sub>INIT_NORM</sub>    | Time From Rising Edge of EN pin to the moment when the transmitter is able to correctly transmit                          |                                                                                                                                                          | 15    | 30   | 75    | μs   |
| t <sub>ENABLE</sub>       | Duration of EN pin in High Level State for transition to Normal Mode                                                      |                                                                                                                                                          | 11    | 20   | 55    | μS   |
| t <sub>DISABLE</sub>      | Duration of EN pin in Low Level State for transition to Sleep Mode                                                        |                                                                                                                                                          | 11    | 20   | 55    | μs   |
| t <sub>TO_STB</sub>       | Delay from LIN Bus Dominant to<br>Recessive Edge to Entering of Standby<br>Mode after Valid LIN Wake-up<br>(See Figure 6) | Sleep Mode                                                                                                                                               | 5     | 10   | 40    | μS   |
| THERMAL SHUTE             | OOWN                                                                                                                      |                                                                                                                                                          |       |      |       |      |
| T <sub>J(sd)</sub>        | Shutdown Junction Temperature                                                                                             | Temperature Rising                                                                                                                                       | 160   | 180  | 200   | °C   |

<sup>9.</sup> Values based on design and characterization. Not tested in production.

#### **FUNCTIONAL DESCRIPTION**

#### **Overall Functional Description**

LIN is a serial communication protocol that efficiently supports the control of mechatronic nodes in distributed automotive applications.

The NCV7329 contains the LIN transmitter, LIN receiver, power–on–reset (POR) circuits and thermal shutdown (TSD). The LIN transmitter is optimized for a maximum specified transmission speed of 20 kbps.

**Table 6. OPERATING MODES** 

| Pin EN | Mode      | Pin RxD                          | LIN bus       |
|--------|-----------|----------------------------------|---------------|
| х      | Unpowered | Floating                         | OFF; Floating |
| Low    | Sleep     | Floating                         | OFF; Floating |
| Low    | Standby   | Low indicates<br>wake-up         | OFF; 30 kΩ    |
| High   | Normal    | LOW: dominant<br>HIGH: recessive | ON; 30 kΩ     |

#### **Unpowered Mode**

As long as V<sub>BB</sub> remains below its power–on–reset level, the chip is kept in a safe unpowered state. The LIN transmitter is inactive, the LIN pin is left floating and only a weak pull–down is connected on pin TxD. Pin RxD remains floating.

The unpowered state will be entered from any other state when  $V_{BB}$  falls below its power-on-reset level (PORL\_ $V_{BB}$ ). When  $V_{BB}$  rises above the power-on-reset high threshold (PORH\_ $V_{BB}$ ), the NCV7329 switches to a Sleep mode.

#### **Normal Mode**

In the Normal mode, the full functionality of the LIN transceiver is available. The transceiver can transmit and receive data via the LIN bus with speed up to 20 kbps. Data according the state of TxD input are sent to the LIN bus while pin RxD reflects the logical symbol received on the LIN bus – high–impedant for recessive and Low for dominant. A 30 k $\Omega$  resistor in series with a reverse–protection diode is internally connected between LIN and  $V_{BB}$  pins.

The signal on pin TxD passes through a timer, which releases the bus in case the TxD remains low for longer than t<sub>TxD\_TIMEOUT</sub>. It prevents the LIN bus being permanently driven dominant and thus blocking all subsequent communication due to a failure of the application (e.g. software error). The transmission can continue once the TxD returns to High logical level.

In case the junction temperature increases above the thermal shutdown threshold  $(T_{J(sd)})$ , e.g. due to a short of the LIN wiring to the battery, the transmitter is disabled and releases the LIN bus to recessive. Once the junction temperature decreases back below the thermal shutdown level, the transmission can be enabled again. However, to avoid thermal oscillations, first a High logical level on TxD must be encountered before the transmitter is enabled.

As required by SAE J2602, the transceiver must behave safely below its operating range – it shall either continue to transmit correctly (according its specification) or remain silent (transmit a recessive state regardless of the TxD signal). A battery monitoring circuit in NCV7329 deactivates the transmitter in the Normal mode if the  $V_{BB}$  level drops below MONL\_ $V_{BB}$ . Transmission is enabled again when  $V_{BB}$  reaches MONH\_ $V_{BB}$ . The internal logic remains in the normal mode and the reception from the LIN line is still possible even if the battery monitor disables the transmission. Although the specifications of the monitoring and power–on–reset levels are overlapping, it's ensured by the implementation that the monitoring level never falls below the power–on–reset level.

The Normal mode can be entered from either Standby or Sleep mode when EN Pin is High for longer than t<sub>ENABLE</sub>. When the transition is made from Standby mode, TxD pull-down is set to weak and RxD is put into a high-impedance immediately after EN becomes High (before the expiration of t<sub>ENABLE</sub> filtering time). This excludes signal conflicts between the Standby mode pin settings and the signals required to control the chip in the Normal mode after a local wake-up vs. High logical level on TxD required to send a recessive symbol to the LIN bus.

#### Sleep Mode

Sleep mode provides extremely low current consumption. The LIN transceiver is inactive and the battery consumption is minimized.

This mode is entered in one of the following ways:

- After the voltage level at V<sub>BB</sub> pin rises above its power-on-reset level (PORH\_V<sub>BB</sub>). In this case, RxD Pin remains high-impedant and the pull-down applied on pin TxD remains weak.
- After assigning Low logical level to pin EN for longer than t<sub>DISABLE</sub> while NCV7329 is in the Normal mode.

# Standby Mode

Standby mode is entered from the Sleep mode when a remote wake—up event occurred. The Low level on RxD pin indicates interrupt flag for the microcontroller.

# **OPERATING STATES**



Figure 3. State Diagram

# **MEASUREMENT SETUPS AND DEFINITIONS**



Figure 4. LIN Transmitter Duty Cycle



Figure 5. LIN Receiver Timing



Figure 6. Remote (LIN) Wake-up Detection



**Figure 7. LIN Transmitter Timing** 

# **DEVICE ORDERING INFORMATION**

| Part Number   | Description                 | Temperature Range | Package             | Shipping <sup>†</sup> |
|---------------|-----------------------------|-------------------|---------------------|-----------------------|
| NCV7329D10R2G | Stand-alone LIN Transceiver | −40°C to +125°C   | SOIC-8<br>(Pb-Free) | 3000 / Tape & Reel    |
| NCV7329MW0R2G | Stand-alone LIN Transceiver | −40°C to +125°C   | DFN8<br>(Pb-Free)   | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



# DFNW8 3x3, 0.65P CASE 507AB ISSUE E

**DATE 02 JUL 2021** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION b APPLIES TO PLATED
   TERMINALS AND IS MEASURED BETWEEN
   0.15 AND 0.30MM FROM THE TERMINAL TIP.
- 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.
- 5. THIS DEVICE CONTAINS WETTABLE FLANK
  DESIGN FEATURES TO AID IN FILLET
  FORMATION ON THE LEADS DURING MOUNTING.





MOUNTING FOOTPRINT











GENERIC
MARKING DIAGRAM\*

**BOTTOM VIEW** 

NOTE 3



XXXXXX = Specific Device Code

A = Assembly Location L = Wafer Lot

Y = Year
W = Work Week
Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " =", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON14978G      | Electronic versions are uncontrolled except when accessed directly from the Document Rep<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | DFNW8 3x3, 0.65P |                                                                                                                                                                             | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





#### SOIC-8 NB CASE 751-07 **ISSUE AK**

**DATE 16 FEB 2011** 



XS

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |       | INC       | HES   |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 4.80        | 5.00  | 0.189     | 0.197 |
| В   | 3.80        | 4.00  | 0.150     | 0.157 |
| С   | 1.35        | 1.75  | 0.053     | 0.069 |
| D   | 0.33        | 0.51  | 0.013     | 0.020 |
| G   | 1.27        | 7 BSC | 0.050 BSC |       |
| Н   | 0.10        | 0.25  | 0.004     | 0.010 |
| J   | 0.19        | 0.25  | 0.007     | 0.010 |
| K   | 0.40        | 1.27  | 0.016     | 0.050 |
| М   | 0 °         | 8 °   | 0 °       | 8 °   |
| N   | 0.25        | 0.50  | 0.010     | 0.020 |
| S   | 5.80        | 6.20  | 0.228     | 0.244 |

# **SOLDERING FOOTPRINT\***

0.25 (0.010) M Z Y S



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot

= Year = Work Week W = Pb-Free Package

XXXXXX XXXXXX AYWW AYWW H  $\mathbb{H}$ Discrete **Discrete** (Pb-Free)

XXXXXX = Specific Device Code = Assembly Location Α

ww = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" |             |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                            | PAGE 1 OF 2 |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 3:

STYLE 2:

### **DATE 16 FEB 2011**

STYLE 4:

| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE                                                                            | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1                              | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1                            | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE                                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8. EMITTER  STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                   | 8. EMITTER, #1  STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                    | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd                    | 8. COMMON CATHODE  STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1           |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                              | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                               | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                 |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                     | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON               | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                             | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                   |
| STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6                                        | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                      |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                    | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                            | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V MON 6. VBULK 7. VBULK 8. VIN                                                                        |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                           |                                                                                                                                                     |                                                                                                                                                                         |

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Hepository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 2 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

STYLE 1:

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales