# 12 Channels 60 mA LED Linear Current Driver I<sup>2</sup>C Controllable for Automotive Applications

The NCV7684 consists of twelve linear programmable constant current sources. The part is designed for use in the regulation and control of LED for automotive applications. The NCV7684 allows 128 different current levels adjustable with pulse width modulation (PWM) programmable via I<sup>2</sup>C serial interface. The device can be used with micro–controller applications using the I<sup>2</sup>C bus or in stand–alone applications where a choice could be done in between 2 different configuration settings. The IC also provides 3.3 V voltage reference to the application for loads up to 1 mA.

LED brightness level is easily programmed using an external resistor. Each channel has an internal circuitry to detect open-load conditions with an optional auto-recovery mode. If one driver is in open-load condition, all other channels could be turned off according to the programmable bit setting.

The device is available in small body size SSOP24-EP package.

#### **Features**

- 12 programmable Current Sources Up to 60 mA
- Common PWM Gain Control via I<sup>2</sup>C
- On-chip 125, 250, or 500 Hz PWM
- Open LED String Diagnostic
- Low Dropout Operation for Pre-Regulator Applications
- Single Resistor for Current Set Point
- Voltage Reference 3.3 V / 1 mA
- 8 bits I<sup>2</sup>C Interface with CRC8 Error Detection
- OTP Bank for Stand-Alone Operation (2 Configurations)
- Detection and Protection Against Open Load and Under-Voltage
- Over Temperature Detection and Protection
- Low Emission with Spread Spectrum Oscillator
- AEC Q100 Qualified
- SSOP24-EP Packaging
- This is a Pb-Free Device

#### **Applications**

- Dashboard Applications
- Rear Combination Lamps (RCL)
- Daytime Running Lights (DRL)
- Fog Lights
- Center High Mounted Stop Lamps (CHMSL) Arrays
- Turn Signal and other Externally Modulated Applications



#### ON Semiconductor®

www.onsemi.com



#### MARKING DIAGRAM



XXXX = Specific Device Code A = Assembly Location

WL = Wafer Lot
 YY = Year
 WW = Work Week
 G = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device       | Package                | Shipping†             |
|--------------|------------------------|-----------------------|
| NCV7684DQR2G | SSOP24-EP<br>(Pb-Free) | 2500 / Tape &<br>Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 1. Block Diagram



Figure 2. Pinout Diagram



Figure 3. Application Diagram with Micro-controller (I<sup>2</sup>C Mode)



Figure 4. Application Diagram without Micro-controller (Stand Alone Mode)

## **Pin Function Description**

**Table 1. PIN FUNCTION DESCRIPTION** 

| Pin # | Label           | Description                                                                                              |
|-------|-----------------|----------------------------------------------------------------------------------------------------------|
| 1     | OUT1            | Channel 1 Current Output to LED                                                                          |
| 2     | OUT2            | Channel 2 Current Output to LED                                                                          |
| 3     | OUT3            | Channel 3 Current Output to LED                                                                          |
| 4     | OUT4            | Channel 4 Current Output to LED                                                                          |
| 5     | OUT5            | Channel 5 Current Output to LED                                                                          |
| 6     | OUT6            | Channel 6 Current Output to LED                                                                          |
| 7     | OUT7            | Channel 7 Current Output to LED                                                                          |
| 8     | OUT8            | Channel 8 Current Output to LED                                                                          |
| 9     | OUT9            | Channel 9 Current Output to LED                                                                          |
| 10    | OUT10           | Channel 10 Current Output to LED                                                                         |
| 11    | OUT11           | Channel 11 Current Output to LED                                                                         |
| 12    | OUT12           | Channel 12 Current Output to LED                                                                         |
| 13    | GND             | Ground                                                                                                   |
| 14    | ISET            | Current Setting                                                                                          |
| 15    | CONF            | Stand Alone Mode Selection Bank                                                                          |
| 16    | V <sub>CC</sub> | 3.3 V Voltage Reference Output (Needs External Decoupling Capacitor)                                     |
| 17    | VS              | Supply Voltage Input                                                                                     |
| 18    | DIAGEN          | Diagnostic Voltage Sensing Node for V <sub>STRING</sub> Via Resistor Divider                             |
| 19    | GND             | Ground                                                                                                   |
| 20    | DIAG            | Open-drain diagnostic input/output. Reporting Open Circuit and thermal shutdown. Normal Operation = HIGH |
| 21    | CSN             | End of Line Chip Select                                                                                  |
| 22    | SDA             | I <sup>2</sup> C Serial Data                                                                             |
| 23    | SCL             | I <sup>2</sup> C Serial Clock                                                                            |
| 24    | V <sub>DD</sub> | Digital Supply Voltage Input                                                                             |
| epad  | epad            | True Ground Do NOT Connect to PCB Traces other than GND                                                  |

## **Maximum Ratings**

**Table 2. ABSOLUTE MAXIMUM RATINGS** 

| Symbol                 | Parameter                                                                                         | Min          | Max      | Unit   |
|------------------------|---------------------------------------------------------------------------------------------------|--------------|----------|--------|
| V <sub>MAX</sub> _VS   | Power supply voltage:<br>Continuous supply voltage<br>Transient Voltage (t < 500 ms, "load dump") | -0.3<br>-0.3 | 28<br>40 | V      |
| V <sub>MAX</sub> _INx  | Input pin voltage (DIAGEN, DIAG, CONF, CSN)                                                       | -0.3         | 40       | V      |
| V <sub>MAX</sub> OUTx  | Continuous Output Pin voltage Transient Voltage (t < 500 ms, "load dump")                         | -0.3<br>-0.3 | 28<br>40 | V<br>V |
| $V_{MAX}V_{CC}$        | Stabilized output voltage (V <sub>CC</sub> )                                                      | -0.3         | 3.6      | V      |
| $V_{MAX}V_{DD}$        | Digital input supply voltage (V <sub>DD</sub> )                                                   | -0.3         | 5.5      | V      |
| V <sub>MAX</sub> _IO   | DC voltage at pins (V <sub>DD</sub> , SCL, SDA)                                                   | -0.3         | 5.5      | V      |
| V <sub>MAX</sub> _ISET | DC voltage at pin ISET                                                                            | -0.3         | 3.6      | V      |
| I <sub>MAX</sub> _GND  | Maximum Ground Current                                                                            | -            | 750      | mA     |
| T.IMAX                 | Junction Temperature, T <sub>,1</sub>                                                             | -40          | 150      | °C     |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as outside normal operating range. Protection functions are not designed for continuous repetitive operation.

## **ESD Protection and Packaging**

Table 3. EDS PROTECTION (Note 1)

| Parameter                                                                                           | Value        | Unit |
|-----------------------------------------------------------------------------------------------------|--------------|------|
| ESD Voltage, HBM (Human Body Model); (100 $\mu$ F, 1500 $\Omega$ ) All Pins Output Pins OUTx to GND | ±2<br>±4     | kV   |
| ESD According to CDM (Charge Device Model) All Pins Corner Pins                                     | ±500<br>±750 | V    |
| ESD According to MM (Machine Model) All Pins                                                        | ±150         | V    |
| Moisture Sensitivity (SSOP24–EP)                                                                    | MSL3         |      |
| Package Thermal Resistance Junction to Ambient (SSOP24-EP)                                          | 37           | °C/W |

<sup>1.</sup> This device series incorporates ESD protection and is tested by the following methods:

ESD HBM tested per AEC-Q100-002 (EIA/JESD22-A114)
ESD CDM tested per EIA/JES D22/C101, Field Induced Charge Model
MM according to AEC-Q100

**Table 4. ELECTRICAL CHARACTERISTICS** 

 $(5~V < VS < 18~V, \, 3.15~V < V_{DD} < 5.5~V, \, R1 = 1.82~k\Omega, \, -40^{\circ}C \leq T_{J} \leq 150^{\circ}C, \, unless \, \, otherwise \, specified)$ 

| Characteristic                          | Symbol                         | Conditions                                                                          | Min | Тур | Max | Unit |
|-----------------------------------------|--------------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------|
| GENERAL                                 |                                |                                                                                     |     |     |     |      |
| Supply Voltage                          | VS_EXT                         | Functional extended range (limited temperature)                                     | 5   | -   | 28  | V    |
|                                         | VS_OP                          | Parametric operation                                                                | 5   | _   | 18  | V    |
| Supply Under-Voltage                    | VSUV                           | VS rising                                                                           | 3.8 | 4.1 | 4.4 | V    |
| Supply Under-Voltage Hysteresis         | VSUV <sub>HYS</sub>            | -                                                                                   | -   | 200 | -   | mV   |
| Supply Current (Vs)                     | I <sub>S</sub><br>(error mode) | All OUTx OFF except channel in open load, VS = 12 V VDD = 0 V                       |     |     |     |      |
|                                         |                                | $I_{OUT}V_{CC} = 0 \text{ mA}$                                                      | _   | 1.2 | 1.5 | mA   |
|                                         |                                | I <sub>OUT</sub> _V <sub>CC</sub> = 1 mA                                            | -   | 2.2 | 2.5 | mA   |
|                                         | I <sub>S</sub> (active)        | Active Mode, $V_{CC}$ unloaded, $VS = 16 \text{ V}, \text{ R1} = 2 \text{ k}\Omega$ | -   | 7   | 10  | mA   |
| Digital Supply Current                  | I <sub>DD</sub>                | I <sup>2</sup> C mode, V <sub>DD</sub> = 5 V, VS = 16 V                             |     | 1.5 | 2.0 | mA   |
| V <sub>DD</sub> Under Voltage Detection | V <sub>DD</sub> UV_R           | V <sub>DD</sub> rising                                                              |     |     | 2.9 | V    |
|                                         | V <sub>DD</sub> UV_F           | V <sub>DD</sub> falling                                                             | 2   |     |     | V    |

## Table 4. ELECTRICAL CHARACTERISTICS (continued)

 $(5~V < VS < 18~V, 3.15~V < V_{DD} < 5.5~V, R1 = 1.82~k\Omega, -40^{\circ}C \le T_{J} \le 150^{\circ}C,$  unless otherwise specified)

| Characteristic                           | Symbol                 | Conditions                         | Min | Тур | Max | Unit                |
|------------------------------------------|------------------------|------------------------------------|-----|-----|-----|---------------------|
| CURRENT SOURCE OUTPUTS                   |                        |                                    |     |     |     |                     |
| Output Current                           | Гоитнот                | OUTx = 1 V, T <sub>J</sub> = 150°C | 50  | 55  | 60  | mA                  |
|                                          | I <sub>OUTCOLD</sub>   | OUTx = 0.5 V, $T_J = -40^{\circ}C$ | 50  | 55  | 60  | mA                  |
| Current Matching from Channel to Channel | I <sub>MATCHCOLD</sub> | T <sub>J</sub> = -40°C (Note 1)    | -7  | 0   | 7   | %                   |
|                                          | I <sub>MATCH</sub>     | T <sub>J</sub> = 25°C (Note 1)     | -6  | 0   | 6   | %                   |
|                                          | Іматсннот              | T <sub>J</sub> = 150°C (Note 1)    | -5  | 0   | 5   | %                   |
| Current Slew Rate                        | ISRx                   | 10% to 90%                         | _   | 30  | -   | mA/μs               |
| Open Circuit Detection Threshold         | OLDT                   | I <sub>OUT</sub> x > 20 mA         | 30  | 50  | 70  | % of output current |
| Open Load Recovery in Auto-recovery Mode | OLR                    | -                                  | 5   | 10  | 15  | mA                  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1. Matching formulas:

$$\left[\frac{2IOUTx(min)}{IOUTx(min) + IOUTx(max)} - 1\right] \times 100 \text{ and } \left[\frac{2IOUTx(max)}{IOUTx(min) + IOUTx(max)} - 1\right] \times 100 \text{ (eq. 1)}$$

#### **Table 5. ELECTRICAL CHARACTERISTICS**

 $(5~V < VS < 18~V, \, 3.15~V < V_{DD} < 5.5~V, \, R1 = 1.82~k\Omega, \, -40^{\circ}C \leq T_{J} \leq 150^{\circ}C, \, unless~otherwise~specified)$ 

| Symbol                                                          | Parameter                         | Test Conditions Min                               |                      | Тур  | Max                 | Unit |
|-----------------------------------------------------------------|-----------------------------------|---------------------------------------------------|----------------------|------|---------------------|------|
| VOLTAGE REFE                                                    | RENCE                             |                                                   |                      |      |                     |      |
| V_V <sub>CC</sub>                                               | Output Voltage Tolerance          | I_V <sub>CC</sub> ≤ 1 mA                          | 3.20                 | 3.30 | 3.45                | V    |
| I <sub>OUT</sub> _V <sub>CC</sub>                               | Output Current                    | -                                                 | -                    | -    | -1                  | mA   |
| C <sub>LOAD_VCC</sub>                                           | Load Capacitor                    | ESR < 200 mΩ                                      | 0.9                  | 1.0  | 2.5                 | nF   |
| INPUTS: CSN, C                                                  | ONF                               | •                                                 | -                    |      |                     |      |
| V <sub>IN</sub> L                                               | Input Low Level                   | -                                                 | 0.7                  | 1.0  | _                   | V    |
| V <sub>IN</sub> H                                               | Input High Level                  | -                                                 | -                    | 1.25 | 1.66                | V    |
| V <sub>IN_HYST</sub>                                            | Input Hysteresis                  | -                                                 | 100                  | 250  | 400                 | mV   |
| R <sub>IN_PD</sub>                                              | Input Pull-down Resistor          | 0 V < V <sub>IN</sub> < 0.8 V                     | 120                  | 200  | 280                 | kΩ   |
| INPUTS: SCL, SI                                                 | DA                                |                                                   |                      |      |                     |      |
| V <sub>IN</sub> L                                               | Input Low Level                   | -                                                 | -                    | -    | $0.3 \times V_{DD}$ | V    |
| V <sub>IN</sub> H                                               | Input High Level                  | -                                                 | $0.7 \times V_{DD}$  | -    | -                   | V    |
| V <sub>IN_HYST</sub>                                            | Input Hysteresis                  | -                                                 | $0.05 \times V_{DD}$ | -    | -                   | V    |
| I <sub>OUT</sub> SDA                                            | Output Current                    | V (SDA) = 0.4 V                                   | 3                    | -    | _                   | mA   |
| DIAGEN PIN                                                      | •                                 | •                                                 | -                    |      |                     |      |
| V <sub>DIAGEN</sub> TH                                          | VS Diagnostic Enable<br>Threshold | -                                                 | 1.9                  | 2.0  | 2.1                 | V    |
| R <sub>DIAGEN PD</sub>                                          | Input Pull-down Resistor          | 0 V < V <sub>DIAG</sub> < 0.9 V                   | 120                  | 200  | 280                 | kΩ   |
| DIAG PIN                                                        | •                                 |                                                   |                      |      |                     |      |
| V <sub>OUT</sub> L                                              | Output Low Level                  | Diagnostic Activated,<br>I <sub>DIAG</sub> = 1 mA | -                    | 0.2  | 0.4                 | V    |
| DiagRes                                                         | Diagnostic Reset Voltage          | -                                                 | 1.65                 | 1.80 | 1.95                | V    |
| tp_DIAG Filter Time to Set the DIAG<br>Fail Pin in Failure Mode |                                   | I <sub>DIAG</sub> = 1 mA                          | -                    | 10   | 20                  | μs   |
| DIAG_leak                                                       | DIAG Output Leakage               | V <sub>DIAG</sub> = 5 V                           | -                    | -    | 10                  | μΑ   |

## Table 5. ELECTRICAL CHARACTERISTICS (continued)

 $(5~V < VS < 18~V,~3.15~V < V_{DD} < 5.5~V,~R1 = 1.82~k\Omega,~-40^{\circ}C \leq T_{J} \leq 150^{\circ}C,~unless~otherwise~specified)$ 

| Symbol         | Parameter                                           | Test Conditions                    | Min  | Тур  | Max  | Unit |
|----------------|-----------------------------------------------------|------------------------------------|------|------|------|------|
| ISET INPUT PIN |                                                     |                                    |      |      |      |      |
| VISET          | Global Current Setting                              | =                                  | 0.94 | 1.00 | 1.06 | V    |
| K              | IOUT ISET Factor                                    | -                                  | -    | 100  | -    | -    |
| tsetupISET     | Setup-up Time to 90% of the<br>ISET Regulated Value | VS > 5 V                           | -    | _    | 50   | μs   |
| INTERNAL PWM   | CONTROL UNIT (OUT1- OUT12)                          |                                    |      |      |      |      |
| PWM1           | PWM1 Frequency, I <sup>2</sup> C Mode               | Configuration Via I <sup>2</sup> C | 220  | 250  | 280  | Hz   |
| PWM2           | PWM2 Frequency, I <sup>2</sup> C Mode               | Configuration Via I <sup>2</sup> C | 110  | 125  | 140  | Hz   |
| PWM3           | PWM3 Frequency, I <sup>2</sup> C Mode               | Configuration Via I <sup>2</sup> C | 440  | 500  | 560  | Hz   |

## Table 6. THERMAL WARNING AND THERMAL SHUTDOWN PROTECTION

| Characteristic       | Symbol                                                                            | Min | Тур      | Max | Unit |
|----------------------|-----------------------------------------------------------------------------------|-----|----------|-----|------|
| T <sub>JWAR_ON</sub> | Thermal Warning Threshold (Junction Temperature)                                  | -   | TSD - 30 | -   | °C   |
| TSD                  | Thermal Shutdown Threshold (Junction<br>Temperature)<br>T <sub>J</sub> Increasing | 160 | -        | 180 | °C   |
| T <sub>JSD_HYS</sub> | Thermal Shutdown Hysteresis                                                       | 10  | -        | 15  | °C   |

#### General

The NCV7684 is a twelve channel LED driver. Each output can drive currents up to 60 mA/channel and are programmable via an external resistor. The target applications for the device are in automotive rear lighting systems and dashboard applications. The device can be used with micro-controller applications using the I<sup>2</sup>C bus or in stand-alone applications. In both cases it is mandatory to supply the LED channels by an external ballast transistor, or by an LDO or a DC/DC. In order to have very low electromagnetic emission, this device has an embedded spread spectrum oscillator.

# Output Current Programming (I<sub>SET</sub>/OUTx)

The maximum current can be defined with the Iset input pin. The equations below can be used to calculate this maximum output current:

$$lset = 1 V/R1 (eq. 2)$$

 $IOUTx = K \times Iset$  (eq. 3)



To avoid potential disturbances when all drivers are activated at the same time, a typical activation delay of 400 ns between groups of 2 consecutive outputs is implemented (see Figure 5).



Figure 5.

#### Power Supply and Voltage Reference (VS, V<sub>CC</sub>, V<sub>DD</sub>)

VS is the analog power supply input of the device. VS supply is monitored with respect to the crossing of VSUV level (typ. 4.1 V). When VS rises above VSUV, the device starts the power-up state. When VS is above the VS\_OP minimum level (typ. 5 V), the device can work properly.

 $V_{CC}$  is a voltage reference providing 3.3 V derived from the VS main supply. It is able to deliver up to 1 mA and is primarily intended to supply 3.3 V loads.

 $V_{DD}$  is the digital power supply input of the device.

#### Ground Connections (GND: Pin 13 and Pin 19)

The device ground connection is split to two pins called GND. Both pins have to be connected on the application PCB.

## **Chip Select (CSN)**

The device can programmable using the I<sup>2</sup>C bus in End Of Line cases. When the CSN pin has a voltage above 1.66 V, the device will be set in zapping control mode via the I<sup>2</sup>C

bus. When CSN will be connected to ground or below 0.7 V, the device will be in a mode where zapping is not possible. Zapping is only possible with VS above 13 V.

#### Configuration (CONF)

When the CONF input voltage will be below 0.7 V the configuration 1 will be selected (One Time Programmable OTP 1 register called SAM\_CONF\_1) and when the CONF input voltage will be above 1.66 V the configuration 2 will be selected (OTP 2 register called SAM\_CONF\_2). There is ability to change the configuration in error mode (either with CONF in SAM or through I<sup>2</sup>C in I2C mode).

#### I<sup>2</sup>C Bus (SCL, SDA)

The I<sup>2</sup>C bus consists of two wires, Serial Data (SDA) and Serial Clock (SCL), carrying information between the devices connected on the bus. Each device connected to the bus is recognized by a unique address and operates as either a transmitter or receiver, depending on the function of the device. The NCV7684 can both receive and transmit data

with CRC8 error detection algorithm. The NCV7684 is a slave device.

SDA is a bi-directional line connected to a positive supply voltage via an external pull-up resistor. When the bus is free both lines are HIGH. The output stages of the devices connected to the bus must have an open drain to perform the wired-AND function. Data on the I<sup>2</sup>C bus can be transferred up to 400 kb/s.

#### **Diagnostic Enabling (DIAGEN)**

The device is capable to detect for each independent channel an open load condition. Versus the number of LEDs and the  $V_{STRING}$  voltage supply, a wrong open load condition can be detected if the fault detection is activated when there is not enough voltage across the LEDs. This threshold can be programmable thanks to an external divider connected to the DIAGEN pin. When the divided voltage is below a typical value of 2 V, the LED diagnostic is disabled. When the divided voltage is above the typical value of 2 V, the LED diagnostic is enabled.

#### Diagnostic Feedback (DIAG)

The DIAG is an open drain output pin who can alert a microcontroller as soon as one of the outputs is in error mode (DIAG Low = open load or thermal shut-down or Iset shorted). Forcing the DIAG pin below 1.8 V will force a fault condition if the DIAGEN input pin is above a typical value of 2 V. If the DIAGEN input pin is below the typical value of 2 V then forcing the DIAG input pin will not have any effect.

## Parallel Outputs (OUTx)

The maximum rating per output is 60 mA. In order to increase system level LED string current, parallel combinations of any number of outputs is allowed. Combining all 12 outputs will allow for a maximum system level string current design of 720 mA.

#### **DIGITAL PART AND I2C REGISTERS**

SAM CONF 1

SAM CONF 2

The I<sup>2</sup>C bus consists of two wires, serial data (SDA) and serial clock (SCL), carrying information between the devices connected on the bus. Each device connected to the bus is recognized by a unique address. The NCV7684 can both receive and transmit data with CRC8 error detection

algorithm. The NCV7684 is a slave device only. Generation of the signals on the I<sup>2</sup>C bus is always the responsibility of the master device.

They are multiple kinds of message structure possible versus ID code received.

Table 7. IDENTIFIER ADDRESSING (ID) MESSAGE

| Name        | ID | Access type | Name of Register Addressed                                |
|-------------|----|-------------|-----------------------------------------------------------|
| ID_I2C_CONF | 00 | W           | I2C_CONF                                                  |
| ID_PWM      | 01 | W           | PWM_GAIN, PWM_GAIN_EN                                     |
| ID_WRITEALL | 02 | W           | I2C_CONF, PWM_GAIN, PWM_GAIN_EN                           |
| ID_PWM_CONF | 03 | W           | PWM_CONF                                                  |
| ID_STATUS   | 08 | R           | I2C_STATUS                                                |
| ID_FAULT    | 09 | R           | FAULT_STATUS                                              |
| ID_READALL  | 0A | R           | I2C_CH_STATUS, I2C_STATUS, FAULT_STATUS                   |
| ID_SET_OTP  | 20 | W           | SAM_CONF_1, SAM_CONF_2, ADD_SAM_SET                       |
| ID_LOCK_OTP | 21 | W           | SAM_CONF_1, SAM_CONF_2, ADD_SAM_SET                       |
| ID_READ_OTP | 28 | R           | ID_VERS_1, ID_VERS_2, SAM_CONF_1, SAM_CONF_2, ADD_SAM_SET |

There are 3 kinds of registers, Hard Coding, OTP and volatile registers.

Hard Coding Registers:

ID\_VERS\_1
ID\_VERS\_2

OTP Registers:

ADD SAM SET

Volatile Registers:

I2C\_CONF
I2C\_STATUS
I2C\_CH\_STATUS
FAULT\_STATUS
PWM\_GAIN
PWM\_GAIN\_EN
PWM\_CONF

Format of the I2C frames



Figure 6. Format of I<sup>2</sup>C Write Access Frames



Figure 7. Format of I<sup>2</sup>C Read Access Frames

*Remark:* CRC byte is not transmitted when CRC protection is turned off (ERREN = 0)

|                                      |                      |                      |                    |                    |                    | Д                  |                                                                                                        |           |                        |                                | Ф                                |                                                                                                        |
|--------------------------------------|----------------------|----------------------|--------------------|--------------------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------|-----------|------------------------|--------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------|
|                                      |                      |                      |                    |                    |                    |                    |                                                                                                        |           |                        |                                | CRC                              |                                                                                                        |
|                                      |                      |                      |                    |                    |                    | CRC                |                                                                                                        |           |                        |                                | M_SET                            |                                                                                                        |
|                                      |                      |                      |                    |                    |                    |                    |                                                                                                        |           |                        |                                | ADD_SAM_SET                      |                                                                                                        |
|                                      |                      |                      |                    |                    |                    | TUS[7:0]           |                                                                                                        |           |                        |                                | 2[7:0]                           |                                                                                                        |
|                                      |                      |                      |                    |                    |                    | FAULT_STATUS[7:0]  |                                                                                                        |           |                        |                                | M_CONF                           |                                                                                                        |
|                                      |                      | <u> </u>             |                    |                    |                    |                    |                                                                                                        |           |                        |                                | SAM_CONF_2[15:8] SAM_CONF_2[7:0] |                                                                                                        |
|                                      |                      | O                    |                    |                    |                    | FAULT_STATUS[15:8] |                                                                                                        |           |                        |                                | ONF_2[1                          |                                                                                                        |
|                                      |                      | CRC                  |                    |                    |                    | ULT_ST/            |                                                                                                        |           |                        |                                |                                  |                                                                                                        |
|                                      |                      |                      |                    |                    | Δ.                 |                    |                                                                                                        |           | <u> </u>               | <u> </u>                       | VF_1[7:0]                        |                                                                                                        |
|                                      |                      | PWM_GAIN_EN[7:0]     |                    |                    | CRC                | I2C_STATUS         |                                                                                                        |           | CRC                    | CRC                            | AM_COL                           |                                                                                                        |
|                                      |                      | WM_GAII              |                    |                    |                    | ISC                |                                                                                                        |           | ET                     |                                | [15:8] S                         |                                                                                                        |
|                                      | <u></u>              |                      |                    |                    | [0:2]s             | [0:2]SI            |                                                                                                        |           | ADD_SAM_SET            | ADD_SAM_SET                    | SAM_CONF_1[15:8] SAM_CONF_1[7:0] |                                                                                                        |
|                                      | CRC                  | NIN_EN[1             |                    | CRC                | FAULT_STATUS[7:0]  | I2C_CH_STATUS[7:0] |                                                                                                        |           |                        |                                | SAM                              |                                                                                                        |
| <b>L</b>                             |                      | PWM_GAIN_EN[15:8]    |                    |                    | FAUL               | 12C_C              |                                                                                                        |           | SAM_CONF_2[7:0]        | SAM_CONF_2[7:0]                | ID_VERS_2                        |                                                                                                        |
|                                      | [0:2]                | _                    |                    | Sſ                 | JS[15:8]           | US[15:8]           |                                                                                                        |           |                        |                                | ٦                                |                                                                                                        |
| CRC                                  | PWM_GAIN_EN[7:0]     | PWM_GAIN             |                    | I2C_STATUS         | FAULT_STATUS[15:8] | 1                  |                                                                                                        |           | 2[15:8]                | 2[15:8]                        | ID_VERS_1                        |                                                                                                        |
|                                      | PWM_G                | PV                   | ۵                  | 1                  | 1 FAUI             | 1 I2C_C            |                                                                                                        |           | [7:0] SAM_CONF_2[15:8] | SAM_CONF_2[15:8]               | Ш                                |                                                                                                        |
| [7:0]                                | EN[15:8]             | [0:2]                |                    | 684<br>ss          | 684<br>SS          | 684<br>ss          |                                                                                                        |           | /S [0:2]               | (5:0]                          | 384 1                            |                                                                                                        |
| I2C_CONF[7:0]                        | PWM_GAIN_EN[15:8]    | IZC_CONF             | CRC                | NCV7684<br>Address | NCV7684<br>Address | NCV7684<br>Address | nmited<br>ondition                                                                                     |           | SAM_CONF_              | SAM_CONF_                      | NCV7684<br>Address               | nmited<br>ondition                                                                                     |
|                                      |                      |                      |                    | Š                  | S                  | S                  | es are or<br>ndition<br>ed start o                                                                     |           |                        |                                | S                                | es are or<br>ndition<br>ed start c                                                                     |
| 12C_CONF[15:8]                       | PWM_GAIN             | 12C_CONF[15:8]       | PWM_CONF           | CRC                | CRC                | CRC                | Acknowledges are ommited<br>S = Start condition<br>Sr = Repeated start condition<br>P = Stop condition |           | SAM_CONF_1[15:8]       | ID_LOCK_OTP   SAM_CONF_1[15:8] | CRC                              | Acknowledges are ommited<br>S = Start condition<br>Sr = Repeated start condition<br>P = Stop condition |
|                                      | P                    |                      |                    |                    |                    |                    | A & & P & P & P & P & P & P & P & P & P                                                                |           | SAM_CC                 | SAM_CC                         |                                  | A S S S S S S S S S S S S S S S S S S S                                                                |
| ID_I2C_CONF                          | ID_PWM               | ID_WRITEALL          | ID_PWM_CONF        | ID_STATUS          | ID_FAULT           | ID_READALI         | /7684<br>naster                                                                                        |           | SET_OTP                | CK_OTP                         | AD_OTP                           | /7684<br>naster                                                                                        |
|                                      |                      |                      |                    |                    |                    |                    | ter to NC'                                                                                             |           | ⊖'                     | 4 ID_LO                        | 4 ID_RE                          | ter to NC'                                                                                             |
| NCV7684 0 NCV7684<br>Address Address | NCV7684<br>Address   | NCV7684<br>Address   | NCV7684<br>Address | NCV7684<br>Address | NCV7684<br>Address | NCV7684<br>Address | From master to NCV7684<br>From NCV7684 to master                                                       |           | 0 NCV7684<br>Address   | NCV7684 0 NCV7684 Address      | NCV7684 o NCV7684 ID_READ_OTP    | From master to NCV7684<br>From NCV7684 to master                                                       |
| V7684 o                              | NCV7684 0<br>Address | NCV7684 0<br>Address | NCV7684 0 Address  | NCV7684 0 Address  | NCV7684 0 Address  | NCV7684 0 Address  |                                                                                                        |           | NCV7684 0<br>Address   | V7684 0                        | V7684 0 dress                    |                                                                                                        |
| S                                    | S                    | S                    | S                  | S                  | S                  | S                  |                                                                                                        |           | S                      | S                              | S                                |                                                                                                        |
| ure                                  | 8.                   | Fori                 | mat                | of I2              | CF                 | ram                | es                                                                                                     | Figure 9. | Forn                   | nat c                          | of I <sup>2</sup> (              | C OTP Fram                                                                                             |

Fig

nes

There is a safety mechanism implemented by repeating the address. Since the I<sup>2</sup>C address is 7 bits long, first bit of

the second address byte starts with a "0" in the repeated byte (see tables below).

Table 8.

|                                 | 1 <sup>st</sup> Byte            |  |                   |      |  |  |  |  |  |  |  |  |  |  |
|---------------------------------|---------------------------------|--|-------------------|------|--|--|--|--|--|--|--|--|--|--|
| 7                               | 7 6 5 4 3 2 1                   |  |                   |      |  |  |  |  |  |  |  |  |  |  |
|                                 | I <sup>2</sup> C Device Address |  |                   |      |  |  |  |  |  |  |  |  |  |  |
|                                 |                                 |  | 2 <sup>nd</sup> [ | Byte |  |  |  |  |  |  |  |  |  |  |
| 7                               | 7 6 5 4 3 2 1                   |  |                   |      |  |  |  |  |  |  |  |  |  |  |
| I <sup>2</sup> C Device Address |                                 |  |                   |      |  |  |  |  |  |  |  |  |  |  |

## **HARD CODING REGISTERS**

#### **Table 9. HARD CODING REGISTERS**

| Table 3. TIATI | D 00Da . | ILGIO I LITO |    |      |      |    |    |    |
|----------------|----------|--------------|----|------|------|----|----|----|
| Bit            | D7       | D6           | D5 | D4   | D3   | D2 | D1 | D0 |
| ID_VERS_1      |          |              |    |      |      |    |    |    |
| Bit name       |          |              |    | ID1[ | 7:0] |    |    |    |
| Access type    | R        | R            | R  | R    | R    | R  | R  | R  |
| Reset value    | 0        | 1            | 0  | 0    | 0    | 0  | 1  | 1  |
| ID_VERS_2      |          |              |    |      |      |    |    |    |
| Bit name       |          |              |    | ID2[ | 7:0] |    |    |    |
| Access type    | R        | R            | R  | R    | R    | R  | R  | R  |
| Reset value    | 0        | 0            | 0  | 0    | 0    | 0  | 1  | 0  |

<sup>1.</sup> ID1[7:0] = 43h (ON Semi Device Identifier) ID2[7:0] = 02h (The Actual Version)

#### **OTP REGISTERS**

Table 10. ADD\_SAM\_SET

| Bit         | D7    | D6      | D5    | D4  | D3  | D2  | D1  | D0  |
|-------------|-------|---------|-------|-----|-----|-----|-----|-----|
| Bit name    | AUTOR | DETONLY | ERREN |     |     |     |     |     |
| Access type | R/W   | R/W     | R/W   | R/W | R/W | R/W | R/W | R/W |
| Reset value | 0     | 1       | 0     | 0   | 0   | 0   | 0   | 0   |

ADD[4:0] are the programmable BUS address registers (in I2C mode ADD[6:5] = 11).

AUTOR: When AUTOR = 1 (and DIAGEN is high), open load diagnosis is performed. When a fault is detected, the DIAG pin is set and LED driver imposes a low current on the faulty branch alone, switching off the others. When fault is recovered, LED driver returns to normal operation after resetting the DIAG pin. If the DIAG pin is triggered externally, LED driver outputs are switched off and the low power mode is entered.

DETONLY: When DETONLY = 1, open load diagnostic is performed. When a fault is detected, the DIAG pin is set without taking any action on the current regulation. When fault is recovered, DIAG is reset. If the DIAG pin is triggered externally, no action is taken.

When AUTOR = DETONLY = 0, no diagnostic performed When AUTOR = DETONLY = 1, no change (same as previously setting).

*ERREN*: When ERREN = 1, CRC error detection algorithm is activated for  $I^2C$  communication.

Table 11. SAM CONF

|             | _   |     |     |     |     |     |     |     |     |        |          |     |     |     |     |     |
|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------|----------|-----|-----|-----|-----|-----|
| Bit         | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6     | D5       | D4  | D3  | D2  | D1  | D0  |
| SAM_CONF_   | 1   |     |     |     |     |     |     |     |     |        |          |     |     |     |     |     |
| Bit name    | -   | -   | _   | _   |     |     |     |     |     | SAM1cc | onf[11:0 | ]   |     |     |     |     |
| Access type | R   | R   | R   | R   | R/W | R/W | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W | R/W | R/W |
| Reset value | 0   | 0   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | 1      | 1        | 1   | 1   | 1   | 1   | 1   |
| SAM_CONF_   | 2   |     |     |     |     |     |     |     |     |        |          |     |     |     |     |     |
| Bit name    | -   | -   | -   | -   |     |     |     |     |     | SAM2cc | onf[11:0 | ]   |     |     |     |     |
| Access type | R   | R   | R   | R   | R/W | R/W | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W | R/W | R/W |
| Reset value | 0   | 0   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | 1      | 1        | 1   | 1   | 1   | 1   | 1   |

SAM1conf[x] = 0 means channel is OFF and SAM1conf[x] = 1 means channel is ON SAM2conf[x] = 0 means channel is OFF and SAM2conf[x] = 1 means channel is ON

#### **VOLATILE REGISTERS**

Table 12. I2C\_CONF

| Bit         | D15     | D14      | D13      | D12   | D11 | D10 | D9 | D8 | D7 | D6     | D5      | D4 | D3 | D2 | D1 | D0 |
|-------------|---------|----------|----------|-------|-----|-----|----|----|----|--------|---------|----|----|----|----|----|
| Bit name    | I2CFLAG | I2CautoR | I2CdOnly | PWMEN |     |     |    |    |    | I2Ccon | f[11:0] |    |    |    |    |    |
| Access type | W       | W        | W        | W     | W   | W   | W  | W  | W  | W      | W       | W  | W  | W  | W  | W  |
| Reset value | 0       | 0        | 0        | 0     | 0   | 0   | 0  | 0  | 0  | 0      | 0       | 0  | 0  | 0  | 0  | 0  |

*I2CFLAG*: the I2CFLAG should be reset whenever standalone mode is entered. When I2CFLAG = 1 and when  $V_{DD}$  is high, the I2C mode is activated, in all other conditions the device is in Stand Alone Mode.

I2CautoR: When I2CautoR = 1 (and DIAGEN is high), open load diagnosis is performed. When a fault is detected, the DIAG pin is set and LED driver imposes a low current on the faulty branch alone, switching off the others. When fault is recovered, LED driver returns to normal operation after resetting the DIAG pin. If the DIAG pin is triggered externally, LED driver outputs are switched off and the low power mode is entered.

*I2CdOnly:* When I2CdOnly = 1, open load diagnostic is performed. When a fault is detected, the DIAG pin is set

without taking any action on the current regulation. When fault is recovered, DIAG is reset. If the DIAG pin is triggered externally, no action is taken.

When I2CautoR = I2CdOnly = 0, no diagnostic performed.

When I2CautoR = I2CdOnly = 1, no change (same as previously setting).

PWMEN: When PWMEN = 1, PWM is activated, when PWMEN = 0 the content of the complete register PWM\_GAIN\_EN is not reset and PWM is disabled.

I2Cconf[x] = 0 means channel is OFF and I2Cconf[x] = 1 means channel is ON.

Table 13, I2C STATUS

| Bit         | D7      | D6     | D5 | D4        | D3 | D2  | D1      | D0 |
|-------------|---------|--------|----|-----------|----|-----|---------|----|
| Bit name    | SC_Iset | I2Cerr | UV | diagRange | TW | TSD | DIAGERR | OL |
| Access type | R       | R      | R  | R         | R  | R   | R       | R  |
| Reset value | 0       | 0      | 0  | 0         | 0  | 0   | 0       | 0  |

*SC\_Iset*: SC\_Iset = 1 means there is short–circuit on the external resistor on Iset pin and drivers are switched OFF and DIAG pin is set. SC\_Iset = 0 no short–circuit.

*12Cerr*: 12Cerr = 1 means an error has been detected during the I2C communication, I2Cerr = 0 means no error during I2C communication has been detected.

*UV*: the device is in under voltage condition (VS is below VSUV threshold, all channels OFF).

diagRange: when diagRange = 1 the divided voltage is above the typical value of 2 V (LED diagnostic is enabled), diagRange = 0 means the divided voltage is below the typical value of 2 V (LED diagnostic is disabled).

TW: when TW=1 the device is in the thermal warning range (typ. 140°C), this flag is just a warning no action is foreseen on the output drivers. TW = 0 means the device is below the thermal warning range.

TSD: when TSD = 1 the device is in the Thermal shutdown range, TSD = 0 means the device is below the thermal shutdown range.

*DIAGERR:* DIAGERR = 1 means an error is detected by DIAG pin forced externally.

OL: OL = 1 means at least one channel is in Open Load condition, OL = 0 no Open Load.

Table 14.

| SC_I <sub>SET</sub> | Set when a short-circuit on the external resistor on lset pin, latched if permanent after 10 μs. Reset in case of short-circuit disappear permanently for at least 10 μs                       |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I2C <sub>ERR</sub>  | Set if an error has been detected during the I2C communication. Reset on register reading                                                                                                      |
| UV                  | Set when device is in under voltage condition (VS is low, all channels OFF)                                                                                                                    |
| diagRange           | Set when divided voltage is above the V <sub>DIAGEN</sub> TH threshold. Reset when the divided voltage is below the V <sub>DIAGEN</sub> TH threshold                                           |
| TW                  | Set when junction temperature is above the T <sub>JWAR_ON</sub> threshold.  Reset on register reading and if temperature is below the (T <sub>JWAR_ON</sub> - T <sub>JSD_HYS</sub> ) threshold |
| TSD                 | Set when junction temperature is above the TSD threshold.  Reset on register reading and if temperature is below the TSD – T <sub>JSD_HYS</sub> ) threshold                                    |

Table 14. (continued)

| DIAGERR | Set by DIAG pin forced low externally, latched if permanent after 10 µs. Reset in case DIAG pin is not forced permanently for at least 10 µs                                                                                 |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OL      | Set in Open Load condition and DIAGEN is high, latched if permanent after 10 $\mu$ s. Reset if Open Load disappear permanently for at least 10 $\mu$ s. Fault information is maintained on falling DIAGEN threshold exceeded |

#### Table 15. I2C\_CH\_STATUS

| Bit         | D15     | D14      | D13      | D12   | D11 | D10 | D9 | D8 | D7   | D6    | D5    | D4    | D3 | D2 | D1 | D0 |
|-------------|---------|----------|----------|-------|-----|-----|----|----|------|-------|-------|-------|----|----|----|----|
| Bit name    | I2CFLAG | I2CautoR | I2CdOnly | PWMEN |     |     |    |    | I2C_ | сн_ѕт | ATUS[ | 11:0] |    |    |    |    |
| Access type | R       | R        | R        | R     | R   | R   | R  | R  | R    | R     | R     | R     | R  | R  | R  | R  |
| Reset value | 0       | 0        | 0        | 0     | 0   | 0   | 0  | 0  | 0    | 0     | 0     | 0     | 0  | 0  | 0  | 0  |

I2CFLAG: same as I2C\_CONF register.
I2CautoR: same as I2C\_CONF register.
I2CdOnly: same as I2C\_CONF register.
PWMEN: same as I2C\_CONF register.

*I2C\_CH\_STATUS[11:0]:* same as I2C\_CONF[11:0] bits in I2C mode or same as SAM\_CONF\_1[11:0], SAM\_CONF\_2[11:0] bits in Standalone mode.

Remark: When NCV7684 is configured in I2C mode and output channel OUTx is configured to operate in PWM mode, I2C\_CH\_STATUS[x] shall contain value '1'.

## Table 16. FAULT\_STATUS

| Bit         | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6    | D5     | D4 | D3 | D2 | D1 | D0 |
|-------------|-----|-----|-----|-----|-----|-----|----|----|----|-------|--------|----|----|----|----|----|
| Bit name    | -   | -   | -   | -   |     |     |    |    |    | FAULT | [11:0] |    |    |    |    |    |
| Access type | R   | R   | R   | R   | R   | R   | R  | R  | R  | R     | R      | R  | R  | R  | R  | R  |
| Reset value | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0     | 0      | 0  | 0  | 0  | 0  | 0  |

FAULT[11:0]: when FAULT[x] = 1 the OUTx channel is in fault mode (Open Load latched when the duration is longer than 10  $\mu$ s), when FAULT[x] = 0 the OUTx channel

is working properly. The register is reset on each read operation.

Table 17. PWM\_GAIN

| Bit         | D7    | D6 | D5 | D4 | D3           | D2 | D1 | D0 |
|-------------|-------|----|----|----|--------------|----|----|----|
| Bit Name    | PWMF1 |    |    |    | PWMGAIN[6:0] |    |    |    |
| Access type | W     | W  | W  | W  | W            | W  | W  | W  |
| Reset Value | 0     | 0  | 0  | 0  | 0            | 0  | 0  | 0  |

*PWMGAIN[6:0]:* logarithmic (or linear) dimming via embedded PWM generator (128 steps). Following formula applies when logarithmic dimming is selected: Duty\_Cycle\_Percent =  $100 \times \alpha^{(N-i)}$  where  $\alpha = 0.9471$ , N = 127 and i = PWMGAIN[6:0] rounded with an accuracy of 400 ns.

*PWMF1*: when PWMF1 = 1, PWM dimming is done at a typical frequency of 250 Hz, when PWMF1 = 0 means PWM dimming is done at a typical frequency of 125 Hz (when PWMF2 = 0).

Table 18. PWM\_GAIN\_EN

| Bit         | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6     | D5      | D4 | D3 | D2 | D1 | D0 |
|-------------|-----|-----|-----|-----|-----|-----|----|----|----|--------|---------|----|----|----|----|----|
| Bit name    | -   | -   | -   | -   |     |     |    |    | P۱ | WMGAII | Nen[11: | 0] |    |    |    |    |
| Access type | _   | _   | _   | _   | W   | W   | W  | W  | W  | W      | W       | W  | W  | W  | W  | W  |
| Reset value | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0      | 0       | 0  | 0  | 0  | 0  | 0  |

PWMGAINen[11:0]: when PWMGAINen[x] = 1, PWM
dimming is enabled for OUTx channel, when

PWMGAINen[x] = 0 means PWM dimming is disabled for OUTx channel.

Table 19. PWM\_CONF

| Bit         | D7 | D6 | D5 | D4 | D3 | D2 | D1     | D0    |
|-------------|----|----|----|----|----|----|--------|-------|
| Bit name    | -  | -  | -  | -  | -  | -  | PWMLIN | PWMF2 |
| Access type | W  | W  | W  | W  | W  | W  | W      | W     |
| Reset value | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0     |

PWMLIN bit shall select between logarithmic (PWMLIN = 0) and linear (PWMLIN = 1) translation of PWMGAIN bits to duty cycle of internal PWM signal.

*PWMF2*: when PWMF2 = 1, PWM dimming is done at a typical frequency of 500 Hz, when PWMF2 = 0, PWMF1 setting applies.





#### SSOP24 NB EP CASE 940AP **ISSUE O**

**DATE 05 MAR 2015** 

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL BE 0.10 MAX. AT MMC. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT. DIMENSION b APPLIES TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 TO 0.25 FROM THE LEAD TIP.
- FROM THE LEAD TIF.

  DIMENSION D DOES NOT INCLUDE MOLD
  FLASH, PROTRUSIONS OR GATE BURRS. MOLD
  FLASH, PROTRUSIONS OR GATE BURRS SHALL
  NOT EXCEED 0.15 PER SIDE. DIMENSION D IS DETERMINED AT DATUM PLANE H.
  DIMENSION E1 DOES NOT INCLUDE INTERLEAD
- FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE. DIMENSION E1 IS DETERMINED AT DATUM PLANE H.
- DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.
- PLANE H.
  A1 IS DEFINED AS THE VERTICAL DISTANCE
  FROM THE SEATING PLANE TO THE LOWEST
  POINT ON THE PACKAGE BODY.
  CONTOURS OF THE THERMAL PAD ARE UNCONTOURS OF WITHIN THE REGION DEFINED
  VANHELISTON DE AUGUST
- BY DIMENSIONS D2 AND E2.

|     | MILLIMETERS |      |
|-----|-------------|------|
| DIM | MIN         | MAX  |
| Α   |             | 1.75 |
| A1  | 0.00        | 0.10 |
| A2  | 1.10        | 1.65 |
| b   | 0.19        | 0.30 |
| С   | 0.09        | 0.20 |
| D   | 8.64 BSC    |      |
| D2  | 2.37        | 2.67 |
| Ε   | 6.00 BSC    |      |
| E1  | 3.90 BSC    |      |
| E2  | 1.79        | 1.99 |
| е   | 0.65 BSC    |      |
| h   | 0.25        | 0.50 |
| L   | 0.40        | 0.85 |
| L1  | 1.00 REF    |      |
| L2  | 0.25 BSC    |      |
| M   | 0°          | 8°   |

# **GENERIC MARKING DIAGRAM\***



# 888888888888

= Specific Device Code

= Assembly Location = Wafer Lot WL YY = Year

WW = Work Week G = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

#### 0.20 C A-B NOTE 4 D NOTE 6 D Α L2 0.20 C GAUGE PLANE E E1 NOTE 5 C SEATING PLANE **DETAIL A** PIN 1— REFERENCE △ 0.20 C e -2X 12 TIPS В 24X b NOTE 6 ⊕ 0.12 M C A-B D **TOP VIEW** DETAIL A **A2**





## **BOTTOM VIEW**

#### RECOMMENDED **SOLDERING FOOTPRINT**



| DOCUMENT NUMBER: | 98AON96176F |
|------------------|-------------|

Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

SSOP24 NB EP **DESCRIPTION:** PAGE 1 OF 1

onsemi and ONSEMi, are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales