# **Power MOSFET** # 1 Amp, 20 Volts, P-Channel TSOP-6 # NTGS3441, NVGS3441 #### **Features** - Ultra Low R<sub>DS(on)</sub> - Higher Efficiency Extending Battery Life - Miniature TSOP-6 Surface Mount Package - NV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable - These Devices are Pb-Free and are RoHS Compliant #### **Applications** • Power Management in Portable and Battery-Powered Products, i.e.: Cellular and Cordless Telephones, and PCMCIA Cards ## MAXIMUM RATINGS (T<sub>J</sub> = 25 °C unless otherwise noted) | Rating | Symbol | Value | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------|-----------| | Drain-to-Source Voltage | V <sub>DSS</sub> | -20 | V | | Gate-to-Source Voltage – Continuous | V <sub>GS</sub> | ±8.0 | V | | Thermal Resistance Junction-to-Ambient (Note 1) Total Power Dissipation @ T <sub>A</sub> = 25 °C Drain Current - Continuous @ T <sub>A</sub> = 25 °C | R <sub>θJA</sub><br>P <sub>d</sub><br>I <sub>D</sub> | 244<br>0.5<br>–1.65 | °C/W<br>W | | – Pulsed Drain Current (T <sub>p</sub> < 10 μs) | I <sub>DM</sub> | -10 | A | | Thermal Resistance Junction-to-Ambient (Note 2) Total Power Dissipation @ T <sub>A</sub> = 25 °C Drain Current | R <sub>θJA</sub><br>P <sub>d</sub> | 128<br>1.0 | °C/W<br>W | | – Continuous @ $T_A$ = 25 °C<br>– Pulsed Drain Current ( $T_p$ < 10 $\mu$ s) | I <sub>D</sub><br>I <sub>DM</sub> | -2.35<br>-14 | A<br>A | | Thermal Resistance Junction-to-Ambient (Note 3) Total Power Dissipation @ T <sub>A</sub> = 25 °C Drain Current | R <sub>θJA</sub><br>P <sub>d</sub> | 62.5<br>2.0 | °C/W<br>W | | – Continuous @ T <sub>A</sub> = 25 °C<br>– Pulsed Drain Current (T <sub>p</sub> < 10 μs) | I <sub>D</sub><br>I <sub>DM</sub> | -3.3<br>-20 | A<br>A | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | –55 to<br>150 | °C | | Maximum Lead Temperature for Soldering<br>Purposes for 10 Seconds | TL | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Minimum FR-4 or G-10 PCB, operating to steady state. - Mounted onto a 2" square FR-4 board (1 in sq, 2 oz. Cu. 0.06" thick single sided), operating to steady state. - 3. Mounted onto a 2'' square FR-4 board (1 in sq, 2 oz. Cu. 0.06'' thick single sided), t < 5.0 seconds. 1 ## 1 AMPERE 20 VOLTS $R_{DS(on)} = 90 \text{ m}\Omega$ #### P-Channel # MARKING DIAGRAM & PIN ASSIGNMENT TSOP-6 CASE 318G STYLE 1 PT = Specific Device Code M = Date Code\*= Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|---------------------|-----------------------| | NTGS3441T1G | TSOP-6<br>(Pb-Free) | 3000 / Tape & Reel | #### **DISCONTINUED** (Note 1) | NVGS3441T1G | TSOP-6 | 3000 / Tape& Reel | |-------------|-----------|-------------------| | | (Pb-Free) | ' | - †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. - DISCONTINUED: This device is not recommended for new design. Please contact your onsemi representative for information. The most current information on this device may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>. ## **ELECTRICAL CHARACTERISTICS** ( $T_A = 25 \, ^{\circ}\text{C}$ unless otherwise noted) (Notes 4 & 5) | Characteristic | | | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------|--------|----------------|----------------|------| | OFF CHARACTERISTICS | | | | | | • | | Drain-Source Breakdown Voltage $(V_{GS} = 0 \text{ Vdc}, I_D = -10 \mu\text{A})$ | | | -20 | _ | - | Vdc | | Zero Gate Voltage Drain Current (V <sub>GS</sub> = 0 Vdc, V <sub>DS</sub> = -20 Vdc, T <sub>J</sub> = 25 °C) (V <sub>GS</sub> = 0 Vdc, V <sub>DS</sub> = -20 Vdc, T <sub>J</sub> = 70 °C) | | | -<br>- | -<br>- | -1.0<br>-5.0 | μAdc | | Gate-Body Leakage Current<br>(V <sub>GS</sub> = -8.0 Vdc, V <sub>DS</sub> = 0 Vdc) | | I <sub>GSS</sub> | - | - | -100 | nAdc | | Gate-Body Leakage Current<br>(V <sub>GS</sub> = +8.0 Vdc, V <sub>DS</sub> = 0 Vdc) | | I <sub>GSS</sub> | - | - | 100 | nAdc | | ON CHARACTERISTICS | | • | | | | • | | Gate Threshold Voltage $(V_{DS} = V_{GS}, I_D = -250 \mu Adc)$ | | V <sub>GS(th)</sub> | -0.45 | -1.05 | -1.50 | Vdc | | Static Drain-Source On-State Resistance ( $V_{GS} = -4.5 \text{ Vdc}$ , $I_D = -3.3 \text{ Adc}$ ) ( $V_{GS} = -2.5 \text{ Vdc}$ , $I_D = -2.9 \text{ Adc}$ ) | | | -<br>- | 0.069<br>0.117 | 0.090<br>0.135 | Ω | | Forward Transconductance $(V_{DS} = -10 \text{ Vdc}, I_D = -3.3 \text{ Adc})$ | | | _ | 6.8 | - | Mhos | | DYNAMIC CHARACTERISTICS | | | | | | | | Input Capacitance | | C <sub>iss</sub> | - | 480 | - | pF | | Output Capacitance | $(V_{DS} = -5.0 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, f = 1.0 \text{ MHz})$ | C <sub>oss</sub> | - | 265 | - | pF | | Reverse Transfer Capacitance | , | C <sub>rss</sub> | - | 100 | - | pF | | SWITCHING CHARACTERISTICS | | | | | | | | Turn-On Delay Time | | t <sub>d(on)</sub> | - | 13 | 25 | ns | | Rise Time | (V <sub>DD</sub> = −20 Vdc, I <sub>D</sub> = −1.6 Adc, | t <sub>r</sub> | - | 23.5 | 45 | ns | | Turn-Off Delay Time | $V_{GS} = -4.5 \text{ Vdc}, R_g = 6.0 \Omega$ | t <sub>d(off)</sub> | - | 27 | 50 | ns | | Fall Time | | t <sub>f</sub> | - | 24 | 45 | ns | | Total Gate Charge | | Q <sub>tot</sub> | - | 6.2 | 14 | nC | | Gate-Source Charge | $(V_{DS} = -10 \text{ Vdc}, V_{GS} = -4.5 \text{ Vdc}, I_{D} = -3.3 \text{ Adc})$ | Q <sub>gs</sub> | - | 1.3 | _ | nC | | Gate-Drain Charge | | | - | 2.5 | - | nC | | BODY-DRAIN DIODE RATINGS | | | | | | _ | | Diode Forward On-Voltage | (I <sub>S</sub> = -1.6 Adc, V <sub>GS</sub> = 0 Vdc) | $V_{SD}$ | - | -0.88 | -1.2 | Vdc | | Diode Forward On-Voltage | $(I_S = -3.3 \text{ Adc}, V_{GS} = 0 \text{ Vdc})$ | $V_{SD}$ | - | -0.98 | - | Vdc | | Reverse Recovery Time $(I_S = -1.6 \text{ Adc}, dI_S/dt = 100 \text{ A/}\mu\text{s})$ | | | - | 30 | 60 | ns | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 4. Indicates Pulse Test: P.W. = 300 μsec max, Duty Cycle = 2%. 5. Handling precautions to protect against electrostatic discharge are mandatory. ### TYPICAL ELECTRICAL CHARACTERISTICS Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Voltage ## TYPICAL ELECTRICAL CHARACTERISTICS VOLTAGE (VOLTS) Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge Figure 9. Gate Threshold Voltage Variation with Temperature Figure 10. Diode Forward Voltage vs. Current ## TYPICAL ELECTRICAL CHARACTERISTICS Figure 11. Single Pulse Power Figure 12. Normalized Thermal Transient Impedance, Junction-to-Ambient NOTE 5 ### TSOP-6 3.00x1.50x0.90, 0.95P **CASE 318G ISSUE W** **DATE 26 FEB 2024** - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018. - CONTROLLING DIMENSION: MILLIMETERS. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. - 4. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H. 5. PIN 1 INDICATOR MUST BE LOCATED IN THE INDICATED ZONE | N | 1ILLIM | IETERS | 2 | | |-----|----------|--------|------|--| | DIM | MIN | NDM | MAX | | | Α | 0.90 | 1.00 | 1.10 | | | A1 | 0.01 | 0.06 | 0.10 | | | A2 | 0.80 | 0.90 | 1.00 | | | b | 0.25 | 0.38 | 0.50 | | | C | 0.10 | 0.18 | 0.26 | | | D | 2.90 | 3.00 | 3,10 | | | Е | 2.50 | 2.75 | 3.00 | | | E1 | 1.30 | 1.50 | 1.70 | | | е | 0.85 | 0.95 | 1.05 | | | L | 0.20 | 0.40 | 0.60 | | | L2 | 0,25 BSC | | | | | М | 0° | | 10° | | ### RECOMMENDED MOUNTING FOOTPRINT \*For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference manual, SDLDERRM/D. | DOCUMENT NUMBER: | 98ASB14888C | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | DESCRIPTION: | TSOP-6 3.00x1.50x0.90, 0. | TSOP-6 3.00x1.50x0.90, 0.95P | | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. ## TSOP-6 3.00x1.50x0.90, 0.95P CASE 318G ISSUE W DATE 26 FEB 2024 # GENERIC MARKING DIAGRAM\* XXX M= O = 1 U U STANDARD XXX = Specific Device Code XXX = Specific Device Code A =Assembly Location M = Date Code Y = Year ■ = Pb-Free Package W = Work Week vveek ■ = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | STYLE 1:<br>PIN 1. DRAIN<br>2. DRAIN<br>3. GATE<br>4. SOURCE<br>5. DRAIN<br>6. DRAIN | STYLE 2: PIN 1. EMITTER 2 2. BASE 1 3. COLLECTOR 1 4. EMITTER 1 5. BASE 2 6. COLLECTOR 2 | STYLE 3:<br>PIN 1. ENABLE<br>2. N/C<br>3. R BOOST<br>4. Vz<br>5. V in<br>6. V out | STYLE 4:<br>PIN 1. N/C<br>2. V in<br>3. NOT USED<br>4. GROUND<br>5. ENABLE<br>6. LOAD | STYLE 5: PIN 1. EMITTER 2 2. BASE 2 3. COLLECTOR 1 4. EMITTER 1 5. BASE 1 6. COLLECTOR 2 | STYLE 6:<br>PIN 1. COLLECTOR<br>2. COLLECTOR<br>3. BASE<br>4. EMITTER<br>5. COLLECTOR<br>6. COLLECTOR | |--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | STYLE 7: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. N/C 5. COLLECTOR 6. EMITTER | STYLE 8: PIN 1. Vbus 2. D(in) 3. D(in)+ 4. D(out)+ 5. D(out) 6. GND | STYLE 9: PIN 1. LOW VOLTAGE GATE 2. DRAIN 3. SOURCE 4. DRAIN 5. DRAIN 6. HIGH VOLTAGE GATE | 2. GND '<br>3. D(OUT)-<br>4. D(IN)-<br>5. VBUS | STYLE 11: PIN 1. SOURCE 1 2. DRAIN 2 3. DRAIN 2 4. SOURCE 2 5. GATE 1 6. DRAIN 1/GATE 2 | STYLE 12:<br>PIN 1. I/O<br>2. GROUND<br>3. I/O<br>4. I/O<br>5. VCC<br>6. I/O | | STYLE 13: PIN 1. GATE 1 2. SOURCE 2 3. GATE 2 4. DRAIN 2 5. SOURCE 1 6. DRAIN 1 | STYLE 14: PIN 1. ANODE 2. SOURCE 3. GATE 4. CATHODE/DRAIN 5. CATHODE/DRAIN 6. CATHODE/DRAIN | PIN 1. ANODE PI<br>2. SOURCE<br>3. GATE<br>4. DRAIN | LE 16:<br>N 1. ANODE/CATHODE<br>2. BASE<br>3. EMITTER<br>4. COLLECTOR<br>5. ANODE<br>6. CATHODE | STYLE 17: PIN 1. EMITTER 2. BASE 3. ANODE/CATHODE 4. ANODE 5. CATHODE 6. COLLECTOR | | | DOCUMENT NUMBER: | 98ASB14888C | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | TSOP-6 3.00x1.50x0.90, 0.95P | | PAGE 2 OF 2 | | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales