# **MOSFET** - Power, Single N-Channel, DFN5/DFNW5 30 V, 127 A NVMFS4C05N, **NVMFS4C305N** #### **Features** - Low R<sub>DS(on)</sub> to Minimize Conduction Losses - Low Capacitance to Minimize Driver Losses - Optimized Gate Charge to Minimize Switching Losses - NVMFS4C05NWF Wettable Flanks Option for Enhanced Optical - AEC-Q101 Qualified and PPAP Capable - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS #### MAXIMUM RATINGS (T<sub>.1</sub> = 25 °C unless otherwise stated) | Parameter | | | Symbol | Value | Unit | |---------------------------------------------------------------------------|------------------------|-----------------------------------------|--------------------------------------|----------------|------| | Drain-to-Source Volta | .ge | | $V_{DSS}$ | 30 | V | | Gate-to-Source Voltage | je | | $V_{GS}$ | ±20 | V | | Continuous Drain<br>Current R <sub>θJA</sub> | T <sub>A</sub> = 25 °C | | l <sub>D</sub> | 27.2 | Α | | (Notes 1, 2 and 4) | | T <sub>A</sub> = 80 °C | טי | 21.6 | | | Power Dissipation $R_{\theta JA}$ (Notes 1, 2 and 4) | Steady<br>State | T <sub>A</sub> = 25 °C | P <sub>D</sub> | 3.61 | W | | Continuous Drain<br>Current R <sub>0</sub> JC<br>(Notes 1, 2, 3<br>and 4) | | T <sub>C</sub> = 25 °C | | 127 | | | Continuous Drain Current $R_{\theta JC}$ (Notes 1, 2, 3 and 4) | | T <sub>C</sub> = 80 °C | l <sub>D</sub> | 101 | А | | Power Dissipation $R_{\theta JC}$ (Notes 1, 2, 3 and 4) | | T <sub>C</sub> = 25 °C | P <sub>D</sub> | 79 | W | | Pulsed Drain<br>Current | $T_A = 25$ | $T_A = 25 {}^{\circ}C, t_p = 10 \mu s$ | | 174 | Α | | Operating Junction and Storage<br>Temperature | | | T <sub>J</sub> ,<br>T <sub>STG</sub> | -55 to<br>+175 | °C | | Source Current (Body | / Diode) | | I <sub>S</sub> | 72 | Α | | Single Pulse Drain-to-<br>Energy (T <sub>J</sub> = 25 °C, I <sub>I</sub> | | | E <sub>AS</sub> | 42 | mJ | | Lead Temperature for (1/8" from case for 10 | | Purposes | TL | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted. - 2. Surface-mounted on FR4 board using 650 mm<sup>2</sup>, 2 oz Cu pad. - 3. Assumes heat-sink sufficiently large to maintain constant case temperature independent of device power. - 4. Continuous DC current rating. Maximum current for pulses as long as one second is higher but dependent on pulse duration and duty cycle. 1 | V <sub>(BR)DSS</sub> | V <sub>(BR)DSS</sub> R <sub>DS(ON)</sub> MAX | | |----------------------|----------------------------------------------|-------| | 30 V | 2.8 m $\Omega$ @ 10 V | 127 A | | | 4.0 mΩ @ 4.5 V | 121 A | **N-CHANNEL MOSFET** = Specific Device Code for NVMFS4C05N 4C05WF= Specific Device Code of NVMFS4C05NWF = Assembly Location = Year W = Work Week 77 = Lot Traceabililty ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------------------------------------------------------------------------|--------------------|-----------------------| | NVMFS4C05NT1G,<br>NVMFS4C305NT1G-YE,<br>NVMFS4C305NET1G-YE,<br>NVMFS4C305NET1G | DFN5<br>(Pb-Free) | 1500 /<br>Tape & Reel | | NVMFS4C05NT3G | DFN5<br>(Pb-Free) | 5000 /<br>Tape & Reel | | NVMFS4C05NWFT1G,<br>NVMFS4C05NWFET1G | DFNW5<br>(Pb-Free) | 1500 /<br>Tape & Reel | | NVMFS4C05NWFT3G | DFNW5<br>(Pb-Free) | 5000 /<br>Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. ### THERMAL RESISTANCE MAXIMUM RATINGS | Parameter | Symbol | Value | Unit | |---------------------------------------------|-----------------|-------|------| | Junction-to-Case (Drain) | $R_{ heta JC}$ | 1.9 | °C/W | | Junction-to-Ambient – Steady State (Note 5) | $R_{\theta JA}$ | 41.6 | C/VV | <sup>5.</sup> Surface-mounted on FR4 board using 650 mm<sup>2</sup>, 2 oz Cu pad. # **ELECTRICAL CHARACTERISTICS** ( $T_J = 25$ °C unless otherwise specified) | Parameter | Symbol | Test Condition | | Min | Тур | Max | Unit | |--------------------------------------------------------------|------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------|------|-------|-----------|----------| | OFF CHARACTERISTICS | | | | | | | • | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D = 0 \text{ V}$ | = 250 μΑ | 30 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /<br>T <sub>J</sub> | | | | 12 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 24 V | $T_J = 25 ^{\circ}\text{C}$<br>$T_J = 125 ^{\circ}\text{C}$ | | | 1.0<br>10 | μΑ | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | V <sub>DS</sub> = 0 V, V <sub>GS</sub> | <sub>S</sub> = ±20 V | | | ±100 | nA | | ON CHARACTERISTICS (Note 6) | • | | | | • | • | • | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_{D}$ | = 250 μΑ | 1.3 | | 2.2 | V | | Threshold Temperature Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | -5.1 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V | I <sub>D</sub> = 30 A | | 2.3 | 2.8 | mΩ | | | | V <sub>GS</sub> = 4.5 V | I <sub>D</sub> = 30 A | | 3.3 | 4.0 | | | Forward Transconductance | 9FS | V <sub>DS</sub> = 1.5 V, I | _ | | 68 | | S | | Gate Resistance | $R_{G}$ | T <sub>A</sub> = 25 | °C | 0.3 | 1.0 | 2.0 | Ω | | CHARGES AND CAPACITANCES | | | | | | | | | Input Capacitance | C <sub>ISS</sub> | | | | 1972 | | | | Output Capacitance | C <sub>OSS</sub> | $V_{GS} = 0 \text{ V, f} = 1 \text{ MH}$ | łz, V <sub>DS</sub> = 15 V | | 1215 | | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | | 59 | | | | Capacitance Ratio | C <sub>RSS</sub> /C <sub>ISS</sub> | $V_{GS} = 0 \text{ V}, V_{DS} = 1$ | 5 V, f = 1 MHz | | 0.030 | | | | Total Gate Charge | $Q_{G(TOT)}$ | | | | 14 | | | | Threshold Gate Charge | Q <sub>G(TH)</sub> | | | | 3.3 | | nC | | Gate-to-Source Charge | $Q_{GS}$ | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 15 V; I <sub>D</sub> = 30 A | | | 6.0 | | | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 5.0 | | | | Gate Plateau Voltage | V <sub>GP</sub> | | | | 3.1 | | V | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 15 V; I <sub>D</sub> = 30 A | | | 30 | | nC | | SWITCHING CHARACTERISTICS (Note | 7) | | | | | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | 11 | | | | Rise Time | t <sub>r</sub> | $V_{GS} = 4.5 \text{ V}, V_{E}$ | os = 15 V, | | 32 | | ns | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | $I_D = 15 \text{ A}, R_G = 3.0 \Omega$ | | | 21 | | 113 | | Fall Time | t <sub>f</sub> | | | | 7.0 | | 1 | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | 8.0 | | | | Rise Time | t <sub>r</sub> | $V_{GS} = 10 \text{ V}, V_{E}$ | | | 26 | | ns | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | $I_D = 15 \text{ A}, R_G = 3.0 \Omega$ | | | 26 | | 113 | | Fall Time | t <sub>f</sub> | | | | 5.0 | | <u>l</u> | | DRAIN-SOURCE DIODE CHARACTERIS | TICS | | | | - | - | | | Forward Diode Voltage | $V_{SD}$ | $V_{GS} = 0 V$ , | T <sub>J</sub> = 25 °C | | 0.77 | 1.1 | V | | | | $I_{S} = 10 \text{ A}$ | T <sub>J</sub> = 125 °C | | 0.62 | | 1 ° | | Reverse Recovery Time | t <sub>RR</sub> | $V_{GS} = 0 \text{ V, } dl_{S}/dt = 100 \text{ A/}\mu\text{s,}$ | | 40.2 | | | | | Charge Time | t <sub>a</sub> | | | | 20.3 | | ns | | Discharge Time | t <sub>b</sub> | | | | 19.9 | | 1 | | Reverse Recovery Charge | $Q_{RR}$ | | | | 30.2 | | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 6. Pulse Test: pulse width ≤ 300 μs, duty cycle ≤ 2%. 7. Switching characteristics are independent of operating junction temperatures. ### **TYPICAL CHARACTERISTICS** Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. V<sub>GS</sub> Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On-Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Voltage ### **TYPICAL CHARACTERISTICS** Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operating Area ### **TYPICAL CHARACTERISTICS** Figure 12. Thermal Response Figure 13. $G_{FS}$ vs. $I_D$ Figure 14. Avalanche Characteristics ### **REVISION HISTORY** | Revision | Description of Changes | Date | | |----------|--------------------------------------------------------------------------|-----------|--| | 7 | Added a new OPN - NVMFS4C305NET1G. Updated the main title - added DFNW5. | 8/27/2025 | | This document has undergone updates prior to the inclusion of this revision history table. The changes tracked here only reflect updates made on the noted approval dates. 0.10 0.10 SIDE VIEW DFN5 5x6, 1.27P (SO-8FL) CASE 488AA **ISSUE N** **DATE 25 JUN 2018** #### NOTES: - DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION D1 AND E1 DO NOT INCLUDE - MOLD FLASH PROTRUSIONS OR GATE BURRS | | MILLIMETERS | | | | |-----|----------------|----------|------|--| | DIM | MIN | NOM | MAX | | | Α | 0.90 | 1.00 | 1.10 | | | A1 | 0.00 | | 0.05 | | | b | 0.33 | 0.41 | 0.51 | | | С | 0.23 | 0.28 | 0.33 | | | D | 5.00 | 5.15 | 5.30 | | | D1 | 4.70 | 4.90 | 5.10 | | | D2 | 3.80 | 4.00 | 4.20 | | | E | 6.00 | 6.15 | 6.30 | | | E1 | 5.70 | 5.90 | 6.10 | | | E2 | 3.45 | 3.65 | 3.85 | | | е | | 1.27 BSC | ; | | | G | 0.51 | 0.575 | 0.71 | | | K | 1.20 | 1.35 | 1.50 | | | L | 0.51 | 0.575 | 0.71 | | | L1 | 0.125 REF | | | | | М | 3.00 3.40 3.80 | | 3.80 | | | θ | 0 ° | | 12 ° | | ### **GENERIC MARKING DIAGRAM\*** XXXXXX = Specific Device Code = Assembly Location Α = Lot Traceability Υ = Year W = Work Week ZZ \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking. **DETAIL** A \*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | 98AON14036D | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | DFN5 5x6, 1.27P (SO-8FL) | | PAGE 1 OF 1 | | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. PIN 1 **IDENTIFIER** # DFNW5 4.90x5.90x1.00, 1.27P CASE 507BE **ISSUE B** A **DATE 19 SEP 2024** 12° 6 #### NOTES: - DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5M-2018. 1. - ALL DIMENSIONS ARE IN MILLIMETERS. - DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. - THIS PACKAGE CONTAINS WETTABLE FLANK DESIGN FEATURES TO AID IN FILLET FORMATION ON THE LEADS DURING MOUNTING. MILLIMETERS TOP VIEW CONSTRUCTION THE BOTTOM OF TIE BAR. 0.10 C A B DETAIL B ф 0.05 C e/2 8X L E2 PIN 5 -D2 BOTTOM VIEW DETAIL "B" SCALE 2:1 2X 0.50-4.56 <del>-</del>1.53-2X 0.48 PACKAGE 3.20 OUTLINE 1.33 2X 0.91-4X 1.00 0.97 1.27 PIN 1 ID PITCH 4X 0.75 θ 0. RECOMMENDED MOUNTING FOOTPRINT\* \*FOR ADDITIONAL INFORMATION ON OUR Pb—FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ONSEMI SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. ### **GENERIC** MARKING DIAGRAM\* (EXPOSED PAD) = Assembly Location Α Υ = Year W = Work Week 77 = Lot Traceability XXXXXX = Specific Device Code \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking. **DOCUMENT NUMBER:** 98AON33319H Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** DFNW5 4.90x5.90x1.00, 1.27P (L2) **PAGE 1 OF 1** onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales