# Silicon Carbide (SiC) Cascode JFET – EliteSiC, Power N-Channel, TO247-3, 750 V, 23 mohm # **UJ4C075023K3S** #### Description The UJ4C075023K3S is a 750 V, 23 m $\Omega$ G4 SiC FET. It is based on a unique 'cascode' circuit configuration, in which a normally-on SiC JFET is co-packaged with a Si MOSFET to produce a normally-off SiC FET device. The device's standard gate-drive characteristics allows for a true "drop-in replacement" to Si IGBTs, Si FETs, SiC MOSFETs or Si superjunction devices. Available in the TO247-3 package, this device exhibits ultra-low gate charge and exceptional reverse recovery characteristics, making it ideal for switching inductive loads and any application requiring standard gate drive. #### **Features** - On-resistance $R_{DS(on)}$ : 23 m $\Omega$ (Typ) - Operating Temperature: 175 °C (Max) - Excellent Reverse Recovery: $Q_{rr} = 84 \text{ nC}$ - Low Body Diode V<sub>FSD</sub>: 1.23 V - Low Gate Charge: Q<sub>G</sub> = 37.8 nC - Threshold Voltage V<sub>G(th)</sub>: 4.8 V (Typ) Allowing 0 to 15 V Drive - Low Intrinsic Capacitance - ESD Protected: HBM Class 2 and CDM Class C3 - This Device is Pb-Free, Halogen Free and is RoHS Compliant # **Typical Applications** - EV Charging - PV Inverters - Switch Mode Power Supplies - Power Factor Correction Modules - Motor Drives - Induction Heating TO247-3 CASE 340AK #### **MARKING DIAGRAM** UJ4C075023K3S = Specific Device Code A = Assembly Location YY = Year WW = Work Week ZZZ = Lot ID #### **PIN CONNECTIONS** #### ORDERING INFORMATION See detailed ordering and shipping information on page 11 of this data sheet. # **MAXIMUM RATINGS** | Parameter | Symbol | Test Conditions | Value | Unit | |-------------------------------------------------------------------|-----------------------------------|----------------------------------|------------|------| | Drain-source Voltage | $V_{DS}$ | | 750 | V | | Gate-source Voltage | $V_{GS}$ | DC | -20 to +20 | V | | | | AC (f > 1Hz) | -25 to +25 | V | | Continuous Drain Current (Note 1) | I <sub>D</sub> | T <sub>C</sub> = 25 °C | 66 | Α | | | | T <sub>C</sub> = 100 °C | 49 | Α | | Pulsed Drain Current (Note 2) | I <sub>DM</sub> | T <sub>C</sub> = 25 °C | 196 | Α | | Single Pulsed Avalanche Energy (Note 3) | E <sub>AS</sub> | L = 15 mH, I <sub>AS</sub> = 3 A | 67 | mJ | | SiC FET dv/dt Ruggedness | dv/dt | V <sub>DS</sub> ≤ 500 V | 150 | V/ns | | Power Dissipation | P <sub>tot</sub> | T <sub>C</sub> = 25 °C | 306 | W | | Maximum Junction Temperature | $T_{J,max}$ | | 175 | °C | | Operating and Storage Temperature | T <sub>J</sub> , T <sub>STG</sub> | | -55 to 175 | °C | | Max. Lead Temperature for Soldering, 1/8" from Case for 5 Seconds | TL | | 250 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Limited by T<sub>J,max</sub> 2. Pulse width t<sub>p</sub> limited by T<sub>J,max</sub> 3. Starting T<sub>J</sub> = 25 °C # THERMAL CHARACTERISTICS | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------|-----------------|-----------------|-----|------|------|------| | Thermal Resistance, Junction-to-Case | $R_{\theta JC}$ | | _ | 0.38 | 0.49 | °C/W | # **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = +25 °C unless otherwise specified) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | |-------------------------------------------------|----------------------|--------------------------------------------------------------------------------------|-----|------|------|------|--| | TYPICAL PERFORMANCE - STATIC | • | | | | | | | | Drain-source Breakdown Voltage | BV <sub>DS</sub> | $V_{GS} = 0 \text{ V}, I_D = 1 \text{ mA}$ | 750 | _ | _ | V | | | Total Drain Leakage Current | I <sub>DSS</sub> | $V_{DS} = 750 \text{ V}, V_{GS} = 0 \text{ V}, T_{J} = 25 ^{\circ}\text{C}$ | - | 2 | 30 | μΑ | | | | | $V_{DS} = 750 \text{ V}, V_{GS} = 0 \text{ V}, $ $T_{J} = 175 \text{ °C}$ | - | 15 | - | | | | Total Gate Leakage Current | I <sub>GSS</sub> | V <sub>DS</sub> = 0 V, T <sub>J</sub> = 25 °C,<br>V <sub>GS</sub> = -20 V / +20 V | ı | 6 | ±20 | μΑ | | | Drain-source On-resistance | R <sub>DS(on)</sub> | $V_{GS}$ = 12 V, $I_{D}$ = 40 A, $T_{J}$ = 25 °C | _ | 23 | 29 | mΩ | | | | | $V_{GS} = 12 \text{ V}, I_D = 40 \text{ A}, T_J = 125 ^{\circ}\text{C}$ | _ | 39 | _ | | | | | | $V_{GS} = 12 \text{ V}, I_D = 40 \text{ A}, T_J = 175 ^{\circ}\text{C}$ | _ | 50 | _ | | | | Gate Threshold Voltage | $V_{G(th)}$ | $V_{DS} = 5 \text{ V}, I_{D} = 10 \text{ mA}$ | 4 | 4.8 | 6 | V | | | Gate Resistance | $R_{G}$ | f = 1 MHz, open drain | - | 4.5 | _ | Ω | | | TYPICAL PERFORMANCE - REVERSE DIOI | DE | | | | | | | | Diode Continuous Forward Current (Note 4) | Is | T <sub>C</sub> = 25 °C | _ | _ | 66 | Α | | | Diode Pulse Current (Note 5) | I <sub>S,pulse</sub> | T <sub>C</sub> = 25 °C | - | - | 196 | Α | | | Forward Voltage | V <sub>FSD</sub> | $V_{GS} = 0 \text{ V}, I_{S} = 20 \text{ A}, T_{J} = 25 ^{\circ}\text{C}$ | - | 1.23 | 1.39 | V | | | | | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 20 A, T <sub>J</sub> = 175 °C | - | 1.45 | _ | | | | Reverse Recovery Charge | Q <sub>rr</sub> | $V_{DS} = 400 \text{ V}, I_S = 40 \text{ A}, V_{GS} = 0 \text{ V},$ | - | 84 | _ | nC | | | Reverse Recovery Time | t <sub>rr</sub> | $R_{G\_EXT}$ = 5 Ω, di/dt = 1500 A/μs,<br>$T_J$ = 25 °C | - | 27 | - | ns | | | Reverse Recovery Charge | Q <sub>rr</sub> | $V_{DS} = 400 \text{ V}, I_{S} = 40 \text{ A}, V_{GS} = 0 \text{ V},$ | _ | 91 | _ | nC | | | Reverse Recovery Time | t <sub>rr</sub> | $R_{G_EXT}$ = 5 Ω, di/dt = 1500 A/μs,<br>$T_{I}$ = 150 °C | - | 28 | _ | ns | | | TYPICAL PERFORMANCE – DYNAMIC | | | | 1 | | | | | | | $V_{DS} = 400 \text{ V}, V_{GS} = 0 \text{ V},$ | _ | 1400 | _ | pF | | | Output Capacitance | C <sub>oss</sub> | f = 100 kHz | _ | 93 | = | | | | Reverse Transfer Capacitance | C <sub>rss</sub> | | _ | 2.5 | _ | | | | Effective Output Capacitance, Energy Related | C <sub>oss(er)</sub> | V <sub>DS</sub> = 0 V to 400 V, V <sub>GS</sub> = 0 V | _ | 116 | _ | pF | | | Effective Output Capacitance, Time Related | C <sub>oss(tr)</sub> | V <sub>DS</sub> = 0 V to 400 V, V <sub>GS</sub> = 0 V | - | 232 | _ | pF | | | C <sub>OSS</sub> Stored Energy | E <sub>oss</sub> | V <sub>DS</sub> = 400 V, V <sub>GS</sub> = 0 V | - | 9.3 | _ | μJ | | | Total Gate Charge | $Q_{G}$ | V <sub>DS</sub> = 400 V, I <sub>D</sub> = 40 A, | - | 37.8 | _ | nC | | | Gate-drain Charge | $Q_{GD}$ | $V_{GS} = 0 V \text{ to } 15 V$ | _ | 8 | - | 1 | | | Gate-source Charge | Q <sub>GS</sub> | | - | 11.8 | | 1 | | | Turn-on Delay Time | t <sub>d(on)</sub> | Notes 6 and 7, | _ | 10 | - | ns | | | Rise Time | t <sub>r</sub> | V <sub>DS</sub> = 400 V, I <sub>D</sub> = 40 A,<br>Gate Driver = 0 V to +15 V, | _ | 49 | - | 1 | | | Turn-off Delay Time | t <sub>d(off)</sub> | Turn-on $R_{G,EXT} = 1 \Omega$ ,<br>Turn-off $R_{G,EXT} = 5 \Omega$ , | - | 53 | - | 1 | | | Fall Time | t <sub>f</sub> | Inductive Load, FWD: same device | - | 14 | _ | 1 | | | Turn-on Energy Including R <sub>S</sub> Energy | E <sub>ON</sub> | with $V_{GS}$ = 0 V and $R_{G}$ = 5 $\Omega$ , RC snubber: $R_{S}$ = 10 $\Omega$ and | - | 455 | _ | μJ | | | Turn-off Energy Including R <sub>S</sub> Energy | E <sub>OFF</sub> | $C_S = 200 \text{ pF, } T_J = 25 ^{\circ}\text{C}$ | - | 140 | _ | 1 | | | Total Switching Energy | E <sub>TOTAL</sub> | | _ | 595 | - | 1 | | | Snubber R <sub>S</sub> Energy During Turn-on | E <sub>RS_ON</sub> | | - | 4 | _ | 1 | | | Snubber R <sub>S</sub> Energy During Turn-off | E <sub>RS_OFF</sub> | | _ | 10 | _ | 1 | | # **ELECTRICAL CHARACTERISTICS** ( $T_J = +25$ °C unless otherwise specified) (continued) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | TYPICAL PERFORMANCE – DYNAMIC | • | | | - | | - | | Turn-on Delay Time | t <sub>d(on)</sub> | Notes 6 and 7, | - | 15 | - | ns | | Rise Time | t <sub>r</sub> | V <sub>DS</sub> = 400 V, I <sub>D</sub> = 40 A,<br>Gate Driver = 0 V to +15 V, | - | 47 | - | 1 | | Turn-off Delay Time | t <sub>d(off)</sub> | Turn-on $R_{G,EXT} = 1 \Omega$ ,<br>Turn-off $R_{G,EXT} = 5 \Omega$ , | - | 51 | - | | | Fall Time | t <sub>f</sub> | Inductive Load, FWD: same device | - | 14 | - | 1 | | Turn-on Energy Including R <sub>S</sub> Energy | E <sub>ON</sub> | with $V_{GS}$ = 0 V and $R_G$ = 5 $\Omega$ , RC snubber: $R_S$ = 10 $\Omega$ and | - | 505 | - | μJ | | Turn-off Energy Including R <sub>S</sub> Energy | E <sub>OFF</sub> | $C_S = 200 \text{ pF, } T_J = 150 ^{\circ}\text{C}$ | - | 157 | - | 1 | | Total Switching Energy | E <sub>TOTAL</sub> | | - | 662 | - | 1 | | Snubber R <sub>S</sub> Energy During Turn-on | E <sub>RS_ON</sub> | | - | 4 | - | | | Snubber R <sub>S</sub> Energy During Turn-off | E <sub>RS_OFF</sub> | | - | 10 | - | | | Turn-on Delay Time | t <sub>d(on)</sub> | Note 8, $V_{DS} = 400 \text{ V, } I_D = 40 \text{ A,} \\ \text{Gate Driver} = 0 \text{ V to } +15 \text{ V,} \\ \text{Turn-on } R_{G,EXT} = 1 \Omega, \\ \text{Turn-off } R_{G,EXT} = 5 \Omega, \\ \text{Inductive Load,} \\ \text{FWD: UJ3D06520TS,} \\ \text{RC snubber: } R_S = 10 \Omega \text{ and } \\ \text{C}_S = 200 \text{ pF, } T_J = 25 \text{ °C}$ | - | 10 | - | ns | | Rise Time | t <sub>r</sub> | | - | 45 | - | | | Turn-off Delay Time | t <sub>d(off)</sub> | | - | 50 | - | | | Fall Time | t <sub>f</sub> | | _ | 11 | - | | | Turn-on Energy Including R <sub>S</sub> Energy | E <sub>ON</sub> | | - | 366 | - | μJ | | Turn-off Energy Including R <sub>S</sub> Energy | E <sub>OFF</sub> | | - | 135 | - | 1 | | Total Switching Energy | E <sub>TOTAL</sub> | | - | 501 | - | | | Snubber R <sub>S</sub> Energy During Turn-on | E <sub>RS_ON</sub> | | - | 4.4 | - | | | Snubber R <sub>S</sub> Energy During Turn-off | E <sub>RS_OFF</sub> | | _ | 10 | - | | | Turn-on Delay Time | t <sub>d(on)</sub> | Note 8, | _ | 10 | - | ns | | Rise Time | t <sub>r</sub> | V <sub>DS</sub> = 400 V, I <sub>D</sub> = 40 A,<br>Gate Driver = 0 V to +15 V, | _ | 47 | - | 1 | | Turn-off Delay Time | t <sub>d(off)</sub> | Turn-on $R_{G,EXT}=1~\Omega$ ,<br>Turn-off $R_{G,EXT}=5~\Omega$ ,<br>Inductive Load,<br>FWD: UJ3D06520TS,<br>RC snubber: $R_{S}=10~\Omega$ and | - | 53 | - | 1 | | Fall Time | t <sub>f</sub> | | - | 17 | - | 1 | | Turn-on Energy Including R <sub>S</sub> Energy | E <sub>ON</sub> | | - | 450 | - | μJ | | Turn-off Energy Including R <sub>S</sub> Energy | E <sub>OFF</sub> | $C_S = 200 \text{ pF, } T_J = 150 ^{\circ}\text{C}$ | - | 157 | - | 1 | | Total Switching Energy | E <sub>TOTAL</sub> | | - | 607 | - | | | Snubber R <sub>S</sub> Energy During Turn-on | E <sub>RS_ON</sub> | | - | 4.4 | - | | | Snubber R <sub>S</sub> Energy During Turn-off | E <sub>RS_OFF</sub> | 1 | _ | 10 | - | 1 | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - Limited by T<sub>J,max</sub> Pulse width t<sub>p</sub> limited by T<sub>J,max</sub> Measured with the switching test circuit in Figure 35. In this datasheet, all the switching energies (turn-on energy, turn-off energy and total energy) presented in the tables and Figures include the device RC snubber energy losses. - 8. Measured with the switching test circuit in Figure 36. #### **TYPICAL PERFORMANCE DIAGRAMS** Figure 1. Typical Output Characteristics at T $_J$ = –55 °C, $t_p$ < 250 $\mu s$ Figure 2. Typical Output Characteristics at $T_J$ = 25 °C, $t_p$ < 250 $\mu s$ Figure 3. Typical Output Characteristics at T $_{J}$ = 175 °C, $t_{p}$ < 250 $\mu s$ Figure 4. Normalized On-Resistance vs. Temperature at $V_{GS} = 12 \text{ V}$ Figure 5. Typical Drain-Source On-Resistances at $V_{GS} = 12 \text{ V}$ Figure 6. Typical Transfer Characteristics at V<sub>DS</sub> = 5 V # TYPICAL PERFORMANCE DIAGRAMS (CONTINUED) Figure 7. Threshold Voltage vs. Junction Temperature at $V_{DS}$ = 5 V and $I_{D}$ = 10 mA Figure 8. Typical Gate Charge at $I_D = 40 \text{ A}$ Figure 9. $3^{rd}$ Quadrant Characteristics at $T_J = -55$ °C Figure 10. 3<sup>rd</sup> Quadrant Characteristics at T<sub>J</sub> = 25 °C Figure 11. 3<sup>rd</sup> Quadrant Characteristics at T<sub>J</sub> = 175 °C Figure 12. Typical Stored Energy in C<sub>OSS</sub> at V<sub>GS</sub> = 0 V # TYPICAL PERFORMANCE DIAGRAMS (CONTINUED) ID, DC Drain Current (A) Figure 13. Typical Capacitances at f = 100 kHz and $V_{GS}$ = 0 V Figure 14. DC Drain Current Derating **Figure 15. Total Power Dissipation** **Figure 16. Maximum Transient Thermal Impedance** Figure 17. Safe Operation Area at $T_C = 25$ °C, D = 0, Parameter $t_D$ Figure 18. Reverse Recovery Charge Q<sub>rr</sub> vs. Junction Temperature # TYPICAL PERFORMANCE DIAGRAMS (CONTINUED) Snubber R<sub>S</sub> Energy (μJ) Figure 19. Clamped Inductive Switching Energy vs. Drain Current at $V_{DS}$ = 400 V and $T_J$ = 25 °C Figure 20. Clamped Inductive Switching Energy vs. Drain Current at $V_{DS} = 500 \text{ V}$ and $T_J = 25 \,^{\circ}\text{C}$ Figure 21. RC Snubber Energy Loss vs. Drain Current at $V_{DS}$ = 400 V and $T_{J}$ = 25 °C Figure 22. RC Snubber Energy Losses vs. Drain Current at $V_{DS} = 500 \text{ V}$ and $T_J = 25 ^{\circ}\text{C}$ Figure 23. Clamped Inductive Switching Energies vs. $R_{G,EXT}$ at $V_{DS}$ = 400 V, $I_D$ = 40 A and $T_J$ = 25 °C Figure 24. RC Snubber Energy Losses vs. $R_{G,EXT}$ at $V_{DS}$ = 400 V, $I_D$ = 40 A and $T_J$ = 25 °C Snubber R<sub>S</sub> Energy (μJ) #### TYPICAL PERFORMANCE DIAGRAMS (CONTINUED) Figure 25. Clamped Inductive Switching Energies vs. Snubber Capacitance $C_S$ at $V_{DS}$ = 400 V, $I_D$ = 40 A and $T_J$ = 25 °C Figure 26. RC Snubber Energy Losses vs. Snubber Capacitance $C_S$ at $V_{DS}$ = 400 V, $I_D$ = 40 A and $T_J$ = 25 °C Figure 27. Clamped Inductive Switching Energy vs. Junction Temperature at $V_{DS}$ = 400 V and $I_{D}$ = 40 A Figure 28. Clamped Inductive Switching Energy vs. Junction Temperature at $V_{DS} = 500 \text{ V}$ and $I_D = 40 \text{ A}$ Figure 29. Clamped Inductive Switching Energy vs. Drain Current at $V_{DS}$ = 400 V and $T_J$ = 25 °C Figure 30. Clamped Inductive Switching Energy vs. Drain Current at $V_{DS} = 500 \text{ V}$ and $T_J = 25 \,^{\circ}\text{C}$ # TYPICAL PERFORMANCE DIAGRAMS (CONTINUED) Snubber R<sub>S</sub> Energy (μJ) Figure 31. RC Snubber Energy Losses vs. Drain Current at $V_{DS}$ = 400 V and $T_{J}$ = 25 °C Figure 32. RC Snubber Energy Losses vs. Drain Current at $V_{DS} = 500 \text{ V}$ and $T_{J} = 25 \,^{\circ}\text{C}$ Figure 33. Clamped Inductive Switching Energy vs. Junction Temperature at $V_{DS}$ = 400 V and $I_{D}$ = 40 A Figure 34. Clamped Inductive Switching Energy vs. Junction Temperature at $V_{DS}$ = 500 V and $I_{D}$ = 40 A Figure 35. Schematic of the Half-bridge Mode Switching Test Circuit. Note, a Bus RC Snubber ( $R_{BS} = 2.5~\Omega$ , $C_{BS} = 100~nF$ ) is Used to Reduce the Power Loop High Frequency Oscillations. Figure 36. Schematic of the Chopper Mode Switching Test Circuit. Note, a Bus RC Snubber ( $R_{BS} = 2.5~\Omega$ , $C_{BS} = 100~nF$ ) is Used to Reduce the Power Loop High Frequency Oscillations. #### APPLICATIONS INFORMATION SiC FETs are enhancement-mode power switches formed by a high-voltage SiC depletion-mode JFET and a low-voltage silicon MOSFET connected in series. The silicon MOSFET serves as the control unit while the SiC JFET provides high voltage blocking in the off state. This combination of devices in a single package provides compatibility with standard gate drivers and offers superior performance in terms of low on-resistance ( $R_{DS(on)}$ ), output capacitance ( $C_{oss}$ ), gate charge ( $Q_G$ ), and reverse recovery charge ( $Q_{rr}$ ) leading to low conduction and switching losses. The SiC FETs also provide excellent reverse conduction capability eliminating the need for an external anti-parallel diode. Like other high performance power switches, proper PCB layout design to minimize circuit parasitics is strongly recommended due to the high dv/dt and di/dt rates. An external gate resistor is recommended when the FET is working in the diode mode in order to achieve the optimum reverse recovery performance. For more information on SiC FET operation, see www.unitedsic.com. A snubber circuit with a small $R_{(G)}$ , or gate resistor, provides better EMI suppression with higher efficiency compared to using a high $R_{(G)}$ value. There is no extra gate delay time when using the snubber circuitry, and a small R<sub>(G)</sub> will better control both the turn-off V<sub>(DS)</sub> peak spike and ringing duration, while a high R<sub>(G)</sub> will damp the peak spike but result in a longer delay time. In addition, the total switching loss when using a snubber circuit is less than using high $R_{(G)}$ , while greatly reducing $E_{(OFF)}$ from mid-to-full load range with only a small increase in E<sub>(ON)</sub>. Efficiency will therefore improve with higher load current. For more information on how a snubber circuit will improve overall system performance, visit the onsemi website www.onsemi.com. #### **ORDERING INFORMATION** | Part Number | Marking | Package | Shipping <sup>†</sup> | |---------------|---------------|------------------------------------------------------------|-----------------------| | UJ4C075023K3S | UJ4C075023K3S | TO247-3 15.90x20.96x5.03, 5.44P<br>(Pb-Free, Halogen Free) | 600 / Tube | # **REVISION HISTORY** | Revision | Description of Changes | Date | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | С | Acquired the original Qorvo JFET Division Data Sheet and updated the main document title to comply with <b>onsemi</b> standards for SiC products. | 1/15/2025 | | 3 | Converted the Data Sheet to <b>onsemi</b> format. | 6/10/2025 | **DATE 14 APR 2025** | SYM | millimeters | | | | | |--------|-------------|----------|-------|--|--| | 317/1 | MIN | NOM | MAX | | | | Α | 4.70 | 5.03 | 5.31 | | | | A1 | 2.21 | 2.40 | 2.59 | | | | A2 | 1.50 | 2.03 | 2.49 | | | | b | 0.99 | 1.20 | 1.40 | | | | b2 | 1.65 | 2.03 | 2.39 | | | | b4 | 2.59 | 3.00 | 3.43 | | | | c<br>D | 0.38 | 0.60 | 0.89 | | | | D | 20.70 | 20.96 | 21.46 | | | | D1 | 13.08 | ı | ı | | | | D2 | 0.51 | 1.19 | 1.35 | | | | Е | 15.49 | 15.90 | 16.26 | | | | е | | 5.44 BSC | | | | | E1 | 13.00 | 13.30 | 13.60 | | | | E2 | 3.43 | 3.89 | 5.20 | | | | L | 19.62 | 20.27 | 20.32 | | | | L1 | 1 | 1 | 4.50 | | | | ØP | 3.40 | 3.60 | 3.80 | | | | ØP1 | 7.06 | 7.19 | 7.39 | | | | Q | 5.38 | 5.62 | 6.20 | | | | S | 6.15 BSC | | | | | | θ | 3° | | | | | | θ1 | 20° | | | | | | θ2 | 10° | | | | | # θ2 #### NOTE: - 1. Dimensioning and tolerancing as per ASME Y14.5 2018 - 2. Controlling dimension: millimeters - 3. Package Outline in compliance with JEDEC standard var. AD. - 4. Dimensions D & E does not include mold flash. - 5. ØP to have max draft angle of 1.7° to the top with max. hole diameter of 3.91mm. | DOCUMENT NUMBER: | 98AON88794E | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | TO247-3 15.90x20.96x5.03, 5.44P | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales