## **ON Semiconductor**

## Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,

# Designing a NCL30185-Controlled LED Driver

#### **Description**

This paper proposes the key steps to rapidly design a NCL30185-driven flyback converter to power an LED string. The process is illustrated by a practical 10-W, universal mains application:

Maximum Output Power: 10 W
Input Voltage Range: 90 to 265 V rms
Output Voltage Range: 12 to 20 V dc

• Output Current: 500 mA

• 3-Step Dimming: 70%/25%/5%

#### Introduction

The NCL30185 is a driver for power-factor corrected flyback, non-isolated buck-boost and SEPIC converters. An internal proprietary circuitry controls the input current in such a way that a power factor as high as 0.99 and an output current deviation below ±2% are typically obtained without the need for a secondary-side feedback. The current-mode, quasi-resonant architecture optimizes the efficiency by turning on the MOSFET when the drain-source voltage is minimal (valley). At high line, the circuit delays the MOSFET turn on until the second valley is detected to reduce the switching losses (see Figure 1). The 3-step dimming function decreases the output current from 100% to 70%, 70% to 25%, 25% to 5% or increases it back from 5% to 100% whenever a short brown-out event is detected. The step-dimming function is reset (maximum current is provided) if the brown-out event lasts for more than 3 s typically. Valley lockout and frequency fold-back capabilities maintain high-efficiency performance in dimmed conditions.

Pin-to-pin compatible to the NCL30085, the NCL30185 provides the same benefits with in addition, an increased resolution of the digital current-control algorithm for a 75% reduction in the LED current quantization ripple.

In addition, the circuit contains a suite of powerful protections to ensure a robust LED driver design without the need for extra components or overdesign. Among them, one can list:

• Over Temperature Thermal Fold-back: connecting a NTC to the SD pin allows for gradual reduction of



ON Semiconductor®

www.onsemi.com

#### APPLICATION NOTE

the LED current down to 50% of its nominal value when the temperature is excessive. If the current reduction does not prevent the temperature from reaching a second level, the controller stops operating (SD pin OTP).

- Over Voltage Protection: A Zener diode can further be used on the SD pin to provide an adjustable OVP protection (SD pin OVP).
- Cycle-by-Cycle Peak Current Limit: when the current sense voltage exceeds the internal threshold (V<sub>ILIM</sub>), the MOSFET immediately turns off (cycle-by-cycle current limitation).
- Winding and Output Diode Short-Circuit Protection (WODSCP): an additional comparator stops the controller if the CS pin voltage exceeds (150% · V<sub>ILIM</sub>) for 4 consecutive cycles. This feature can protect the converter if a winding or the output diode is shorted or simply if the transformer saturates.
- Output Short-Circuit Protection: If the ZCD pin voltage remains low for a 90-ms time interval, the controller stops pulsating until 4 seconds have elapsed.
- Open LED Protection: if the V<sub>CC</sub> pin voltage exceeds the OVP threshold, the controller shuts down and waits 4 seconds before restarting switching operation.
- Floating/Short Pin Detection: the circuit can detect most
  of these situations which helps pass safety tests. Note
  that the NCL30185 incorporates the same protection
  features as the NCL30085 for which [2] reports the
  behavior under safety tests in the application discussed
  in this document.





Figure 1. Quasi-Resonant Mode in Low Line (Left), Turn On at Valley 2 when in High Line (Right)

#### PRELIMINARY REMARKS

#### Two NCL30185 Versions

There exist two NCL30185 versions. As summarized by Table 1, they differ in their respective protection mode. When the Winding and Output Diode Short Circuit Protection (WOD\_SCP) or the Output and Auxiliary Winding Short Circuit Protection (AUX\_SCP) triggers,

the A version latches-off while the NCL30185B enters the auto-recovery mode. Similarly, the SD over-temperature and over-voltage protections (SD pin OTP and SD pin OVP) are latching-off in the NCL30185A and auto-recovery in the NCL30185B.

**Table 1. PROTECTION MODES** 

|           | AUX_SCP       | WOD_SCP       | SD Pin OTP    | SD Pin OVP    |
|-----------|---------------|---------------|---------------|---------------|
| NCL30185A | Latching Off  | Latching Off  | Latching Off  | Latching Off  |
| NCL30185B | Auto-Recovery | Auto-Recovery | Auto-Recovery | Auto-Recovery |

In the case of a latching-off fault, the circuit stops pulsing until the LED driver is unplugged and  $V_{CC}$  drops below  $V_{CC(reset)}$  (5 V typically). At that moment, the fault is cleared and the circuit can resume operation. In the auto-recovery case, the circuit cannot generate DRV pulses for the auto-recovery 4-s delay. The circuit recovers operation when this time has elapsed.

#### **Duty-Ratio Limitation**

The NCL30185A/B duty-ratio is internally limited to 50% at the top of the lowest line sinusoid. Output current

regulation will then be optimal as long as the lowest line peak voltage is higher than the inductor demagnetization voltage, i.e.,:

• If 
$$\left(\sqrt{2}\cdot\left(V_{\text{in,rms}}\right)_{\text{LL}}\geq\,V_{\text{out}}\,+\,V_{\text{f}}\right)$$
 with non-isolated converters,

$$\bullet \text{ If } \left( \sqrt{2} \, \cdot \left( V_{\text{in,rms}} \right)_{\text{LL}} \geq \frac{n_p}{n_s} \! \left( V_{\text{out}} \, + \, V_{\text{f}} \right) \right) \text{ in flyback applications,}$$

where  $(V_{in,rms})_{LL}$  is the lowest-line rms voltage (85 or 90 V rms in general) and  $(V_f)$  is the output diode forward voltage.

Table 2. NCL30185 CONDITIONS OF USING

|                    | Output Voltage Range for Non-Isolated Converters (Note 1)       | Output Voltage Range for Flyback Converters (Note 1)                                   |
|--------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------|
| NCL30188A (Note 2) | $V_{out} + V_f \le \sqrt{2} \cdot \left(V_{in,rms}\right)_{LL}$ | $V_{out} + V_f \leq \frac{n_s}{n_p} \cdot \sqrt{2} \cdot \left(V_{in,rms}\right)_{LL}$ |
| NCL30188BA         | $V_{out} + V_f \le \sqrt{2} \cdot \left(V_{in,rms}\right)_{LL}$ | $V_{out} + V_f \leq \frac{n_s}{n_p} \cdot \sqrt{2} \cdot \left(V_{in,rms}\right)_{LL}$ |

- 1.  $(V_{in,rms})_{LL}$  is the lowest-line rms voltage (e.g., 85 V rms),  $(V_f)$ , the output diode forward voltage.
- 2. Please contact local sales representative for availability.

As an example, let's assume that we must design a 90 to 265 V rms, non-isolated buck-boost converter. For optimal control accuracy, the LED driver output voltage should not exceed:

$$V_{\text{out,max}} = \sqrt{2} \cdot \left(V_{\text{in,rms}}\right)_{\text{LL}} - V_{\text{f}} \cong$$

$$\cong \sqrt{2} \cdot 90 - 1 \cong 126 \text{ V}$$
(eq. 1)

If the duty-ratio limitation is exceeded by your application, the LED current will be below its nominal value at the lowest line voltage but will meet the target when the input voltage level is sufficient. By the way, a symptom of

the duty-ratio limitation effect can be observed as shown by Figure 2 where the input current is clamped by the over-current protection during normal load conditions.



Figure 2. Current Over-Current Limitation ( $V_{\text{ILIM}}$  is Over-Current Threshold,  $R_{\text{SENSE}}$  the Current Sense Resistor)

Our application of interest is a flyback converter. Note that in this case, turns ratio provides some flexibility which can help meet the condition of using.

## LED DRIVER DIMENSIONING



Figure 3. Basic Schematic

### **LED DRIVER DESIGN STEPS**

AND9451 [1] details the design procedure of a LED driver controlled by the NCL30188. The same process is valid for the NCL30185 apart from a few specificities.

This application note will not re-discuss the AND9451 procedure but only provide below summary of the key

design steps. NCL30185 specificities will be covered in the next chapter.

Note that if provided equations must help provide a good starting point, bench validation remains necessary!

#### **SUMMARY OF KEY DESIGN STEPS**

**Table 3. DESIGN STEPS TABLE** 

| Step                                     | Components                                                 | Formula                                                                                                                                                                                                                                                                         | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Step 1: Power<br>Components<br>Selection | Transformer:<br>Auxiliary<br>Winding<br>Number of<br>Turns | $n_{AUX} \le n_s \cdot \frac{\left(V_{CC(OVP)}\right)_{min} + V_f}{V_{out(OVP)} + V_f}$                                                                                                                                                                                         | If a Zener diode is connected between the $V_{CC}$ rail and the SD pin protection for OVP protection, $V_{CC(OVP)}$ is to be replaced by the $(V_Z+2.5)$ . $V_{out(OVP)}$ is the output voltage when the $V_{CC}$ or SD pin OVP trips $(V_{out(OVP)}$ can be viewed as the possible maximum value of the output voltage)                                                                                                                                                              |
|                                          | MOSFET Turn<br>Off Overshoot                               | $V_{Q-ov} = k_c \cdot \frac{n_p}{n_s} \cdot (V_{out} + V_f)$                                                                                                                                                                                                                    | The MOSFET turn-off<br>overshoot due to the leakage<br>inductor reset is expressed as<br>a function of the reflected<br>voltage (see Figure 4)                                                                                                                                                                                                                                                                                                                                        |
|                                          | MOSFET Turn<br>Off Overshoot<br>Coefficient                | $0.5 \le k_c \le 1.0$                                                                                                                                                                                                                                                           | A low k <sub>c</sub> reduces the MOSFET voltage stress but requires more losses to be dissipated in the clamping network. As a rule of thumb, take k <sub>c</sub> between 0.5 and 1.0.                                                                                                                                                                                                                                                                                                |
|                                          | Transformer:<br>secondary<br>winding<br>number of<br>turns | $\frac{n_p}{n_s} < \frac{\alpha V_{DSS} - \sqrt{2} \cdot \left(V_{in,rms}\right)_{HL}}{\left(1 + k_c\right) \cdot \left(V_{out(OVP)} + V_f\right)}$                                                                                                                             | V <sub>DSS</sub> is the MOSFET breakdown voltage, α designates the derating factor (85% typically)                                                                                                                                                                                                                                                                                                                                                                                    |
|                                          | Transformer:<br>primary<br>inductance                      | $L_{p} \geq \frac{\left(V_{in,rms}\right)^{2}}{2f_{sw,T}P_{in,avg}} \cdot \left(\frac{\frac{\frac{n^{p}}{n_{s}}\left(V_{out} + V_{f}\right)}{\beta V_{in,pk} + \frac{n_{p}}{n_{s}}\left(V_{out} + V_{f}\right)}\right)^{2}$                                                     | If the primary inductor is selected equal to the proposed expression, the switching frequency will be below $f_{\text{SW,T}}$ when the line instantaneous voltage is between ( $\beta \cdot V_{\text{in,pk}}$ ) and $V_{\text{in,pk}}$ where ( $\beta \leq 1$ ). For instance, one can force the full-load frequency range at the 115-V rms nominal voltage to be around 65 kHz for instance, by practically opting for ( $\beta = 50\%$ ) and ( $f_{\text{SW,T}} = 65 \text{ kHz}$ ) |
|                                          | Clamping<br>Network<br>Resistor Value                      | $R_c \le \frac{2 \cdot k_c}{N_{PS}} \cdot \left( V_{out(OVP)} + V_f \right) \cdot$                                                                                                                                                                                              | V <sub>ILIM</sub> is the NCL30185<br>internal threshold for<br>over-current limitation<br>(1 V typically).                                                                                                                                                                                                                                                                                                                                                                            |
|                                          |                                                            | $\cdot \frac{\frac{1 + k_{\text{C}}}{N_{\text{PS}}} \cdot \left(V_{\text{out(OVP)}} + V_{\text{f}}\right) + \sqrt{2} \cdot \left(V_{\text{in,rms}}\right)_{\text{HL}}}{L_{\text{leak}} \cdot \left(\frac{V_{\text{ILIM}}}{R_{\text{sense}}}\right)^{2} \cdot f_{\text{SW,HL}}}$ | (V <sub>in·rms</sub> ) <sub>HL</sub> and f <sub>sw·HL</sub> are the rms input voltage and the switching frequency at the line highest level.                                                                                                                                                                                                                                                                                                                                          |
|                                          | Clamping<br>Network<br>Resistor<br>Losses                  | $P_{R_{C}} \leq \frac{\left(\frac{n_{p}}{n_{s}} \cdot (1 + k_{c}) \cdot \left(V_{out(OVP)} + V_{f}\right)\right)^{2}}{R_{C}}$                                                                                                                                                   | V <sub>out(OVP)</sub> is the output voltage when the V <sub>CC</sub> or SD pin OVP trips (V <sub>out(OVP)</sub> can be viewed as the possible maximum value of the output voltage)                                                                                                                                                                                                                                                                                                    |

Table 3. DESIGN STEPS TABLE (continued)

| Step | Components                                     | Formula                                                                                                                                                                                                                                                                                     | Comments                                                                                                                                                                                                 |
|------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | Clamping<br>Network<br>Capacitor               | $C_C \cong \frac{1 \text{ ms}}{R_C}$                                                                                                                                                                                                                                                        |                                                                                                                                                                                                          |
|      | Maximum<br>Primary<br>Inductor Peak<br>Current | $\left(I_{L,pk}\right)_{max} = 2\sqrt{2} \cdot \frac{\left(P_{in,avg}\right)_{max}}{\left(V_{in,rms}\right)_{LL}} \cdot \left(1 + \frac{n_s \cdot \sqrt{2} \left(V_{in,rms}\right)_{LL}}{n_p \cdot \left(V_{out} + V_f\right)}\right)$                                                      |                                                                                                                                                                                                          |
|      | Maximum<br>Primary<br>Inductor rms<br>Current  | $\left(I_{L,rms}\right)_{max} = \frac{2 \cdot \left(P_{in,avg}\right)_{max}}{\sqrt{3} \cdot \left(V_{in,rms}\right)_{LL}} \cdot$                                                                                                                                                            | $N_{PS}$ is the turns ratio<br>$N_{PS} = n_s / n_p$                                                                                                                                                      |
|      |                                                | $ \sqrt{1 + \frac{16 \cdot \sqrt{2} \cdot \left(V_{in,rms}\right)_{LL}}{3\pi \cdot \frac{V_{out} + V_f}{N_{PS}}} + \frac{6\pi \cdot \left(V_{in,rms}\right)_{LL}^2}{4 \cdot \left(\frac{V_{out} + V_f}{N_{PS}}\right)^2} } $                                                                |                                                                                                                                                                                                          |
|      | MOSFET rms<br>Current                          | $ \left(I_{Q,rms}\right)_{max} = \frac{2}{\sqrt{3}} \cdot \frac{\left(P_{in,avg}\right)_{max}}{\left(V_{in,rms}\right)_{LL}} \cdot \sqrt{1 + \frac{8\sqrt{2} \cdot \left(V_{in,rms}\right)_{LL}}{3\pi \cdot \frac{V_{out} + V_f}{N_{PS}}} } $                                               |                                                                                                                                                                                                          |
|      | Maximum<br>MOSFET<br>Drain-Source<br>Voltage   | $V_{ds,max} = \sqrt{2} \cdot \left(V_{in,rms}\right)_{HL} + \frac{\left(1 + k_c\right) \cdot \left(V_{out(OVP)} + V_f\right)}{\frac{n_s}{n_p}}$                                                                                                                                             |                                                                                                                                                                                                          |
|      | Maximum<br>Output Diode<br>Voltage             | $V_{\text{diode,max}} = \left(\frac{n_s}{n_p} \cdot \sqrt{2} \cdot \left(V_{\text{in,rms}}\right)_{\text{max}}\right) + V_{\text{out}} + V_f + V_{\text{D-ov}}$                                                                                                                             | V <sub>D-ov</sub> is the output diode<br>overshoot that occurs when<br>the MOSFET turns on.                                                                                                              |
|      | Output Diode<br>Average<br>Current             | $I_{diode,avg} = I_{out}$                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                          |
|      | Output Diode<br>Rms Current                    | $\left(I_{D,rms}\right)_{max} =$                                                                                                                                                                                                                                                            |                                                                                                                                                                                                          |
|      |                                                | $= \sqrt{\frac{32\sqrt{2}}{9\pi} \cdot \left(\frac{n_p}{n_s}\right)^2 \cdot \frac{\left(P_{in,avg}\right)_{max}^2}{V_{in,rms} \cdot \frac{V_{out}^+V_f}{N_{PS}}} \cdot \left(1 + \frac{9\pi^2}{12\sqrt{2}} \cdot \frac{V_{in,rms}}{\frac{V_{out}^+V_f}{N_{PS}}}\right)}$                    |                                                                                                                                                                                                          |
|      | Minimum<br>Output<br>Capacitor<br>Value        | $\sqrt{\left(\frac{\frac{2}{\left(\Delta I_{\text{out}}\right)_{pk-pk}}}\right)^2 - 1}$                                                                                                                                                                                                     | I <sub>out,nom</sub> is the nominal output current, R <sub>LED,min</sub> , the minimum LED series resistor, and (ΔI <sub>out</sub> ) <sub>pk-pk</sub> , the output current targeted peak-to-peak ripple. |
|      |                                                | $C_{\text{out,min}} = \frac{1}{4\pi \cdot f_{\text{line,min}} \cdot R_{\text{LED,min}}}$                                                                                                                                                                                                    |                                                                                                                                                                                                          |
|      | Output<br>Capacitor<br>Rms Current             | $\left(I_{D,ms}\right)_{max} =$                                                                                                                                                                                                                                                             |                                                                                                                                                                                                          |
|      |                                                | $ = \sqrt{\frac{32\sqrt{2}}{9\pi} \cdot \left(\frac{n_p}{n_s}\right)^2 \cdot \frac{\left(P_{in,avg}\right)_{max}^2}{V_{in,rms} \cdot \frac{V_{out} + V_f}{N_{PS}}} \cdot \left(1 + \frac{9\pi^2}{12\sqrt{2}} \cdot \frac{V_{in,rms}}{\frac{V_{out} + V_f}{N_{PS}}}\right) - I_{out,nom}^2 $ |                                                                                                                                                                                                          |

Table 3. DESIGN STEPS TABLE (continued)

| Step                                                   | Components                                    | Formula                                                                                                                                                                                                                                                                                                       | Comments                                                                                                                                                                                                                                                                |
|--------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Step 2:<br>Output<br>Current<br>Setting                | Current Sense<br>Resistor                     | $R_{sense} = \frac{n_p}{n_s} \cdot \frac{V_{REF}}{2 \cdot I_{out,nom}}$                                                                                                                                                                                                                                       | V <sub>REF</sub> is the 250-mV internal reference                                                                                                                                                                                                                       |
|                                                        | COMP<br>Capacitor                             | 1 μF or More                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                         |
|                                                        | V <sub>SENSE</sub><br>Resistors               | $R_{S1} = R_{S2} \cdot \left( \frac{\sqrt{2} \cdot \left( V_{in,rms} \right)_{BOH}}{V_{BO(on)}} - 1 \right)$                                                                                                                                                                                                  | (V <sub>in,rms</sub> ) <sub>BOH</sub> is the minimum<br>line rms voltage for entering<br>operation. V <sub>BO(on)</sub> is the<br>Brown-Out protection internal<br>threshold (1 V typically).                                                                           |
|                                                        | Feedforward<br>Resistor                       | $R_{LFF} = \left(1 + \frac{R_{S1}}{R_{S2}}\right) \cdot \frac{t_{prop} \cdot R_{sense}}{L_p \cdot K_{LFF}}$                                                                                                                                                                                                   | T <sub>prop</sub> is the total propagation delay between the instant when the MOSFET current reaches the setpoint and the effective MOSFET turn off. You can take 250 ns or 300 ns as a starting value. K <sub>FLL</sub> is an internal ratio (20 μS typically)         |
|                                                        | Current Sense<br>Capacitor                    | Few pF                                                                                                                                                                                                                                                                                                        | No capacitor is normally necessary. 10 to 22 pF can be placed in case of noisy signals.                                                                                                                                                                                 |
| Step 3: SD Pin<br>Management                           | SD Pin OVP<br>Threshold                       | $(V_{CC})_{SD,OVP} = V_Z + V_{OVP}$                                                                                                                                                                                                                                                                           | V <sub>OVP</sub> is the SD pin OVP<br>internal threshold<br>(2.5 V typically)                                                                                                                                                                                           |
|                                                        | SD Pin<br>Capacitor                           | < 4.7 nF                                                                                                                                                                                                                                                                                                      | A filtering capacitor can be placed across the pin and ground. This capacitor must be less than 4.7 nF. If not, a false OTP detection may occur (see data sheet).                                                                                                       |
| •                                                      | SD Pin NTC                                    |                                                                                                                                                                                                                                                                                                               | See Figure 5                                                                                                                                                                                                                                                            |
| Step 4:<br>Auxiliary<br>Winding<br>and V <sub>CC</sub> | V <sub>CC</sub> Capacitor<br>Minimum<br>Value | $\left(C_{\text{Vcc}}\right)_{\text{min}} \cong \frac{n_{\text{s}} \cdot C_{\text{out}}}{n_{\text{aux}}} \cdot \frac{\left(I_{\text{CC2}} + Q_{\text{g}} \cdot f_{\text{sw}}\right)}{I_{\text{out}}} \cdot \frac{\left(V_{\text{CC(off)}}\right)_{\text{max}}}{\left(V_{\text{CC(HYS)}}\right)_{\text{min}}}$ | (I <sub>CC2</sub> + Q <sub>g</sub> · f <sub>sw</sub> ) is an estimation of the circuit consumption (I <sub>CC2</sub> is 4 mA max, Q <sub>g</sub> is the MOSFET gate charge and f <sub>sw</sub> is the switching frequency).                                             |
|                                                        |                                               | or                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                         |
|                                                        |                                               | $\left(C_{\text{Vcc}}\right)_{\text{min}} \cong 1.175 \cdot \frac{n_{\text{s}} \cdot C_{\text{out}}}{n_{\text{aux}}} \cdot \frac{\left(I_{\text{CC2}} + Q_{\text{g}} \cdot f_{\text{sw}}\right)}{I_{\text{out}}}$                                                                                             | (((V <sub>CC(off)</sub> ) <sub>max</sub> / (V <sub>CC(HYS)</sub> ) <sub>min</sub> ) = 1.175) is the ratio of the maximum value of the V <sub>CC</sub> voltage necessary to maintain operation (9.4 V) over the minimum UVLO hysteresis (8 V).                           |
|                                                        | Required<br>Start-up<br>Current               | $\begin{split} I_{startup} &= \frac{\left(V_{CC(on)}\right)_{max} \cdot C_{Vcc}}{t_{startup}} + \left(I_{CC(start)}\right)_{max} \\ I_{startup} &= \frac{20 \cdot C_{Vcc}}{t_{startup}} + 30 \ \mu A \end{split}$                                                                                             | (V <sub>CC(off)</sub> ) <sub>max</sub> is the maximum value of the VCC voltage necessary to enter operation (20 V), (I <sub>CC(start)</sub> ) <sub>max</sub> is the maximum circuit consumption before entering operation (30 μA), t <sub>startup</sub> is the targeted |
|                                                        | 24                                            | t <sub>startup</sub> t <sub>startup</sub>                                                                                                                                                                                                                                                                     | start-up time.                                                                                                                                                                                                                                                          |
|                                                        | Start-up<br>Resistor Value                    | Half-Wave Connection: $R_{startup1/2} = \frac{\left(V_{in,rms}\right)_{LL} \cdot \sqrt{2}}{\frac{\pi}{I_{startup}}}$                                                                                                                                                                                          | See Figure 6                                                                                                                                                                                                                                                            |
|                                                        |                                               | I startup                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                         |
|                                                        |                                               | Bulk Connection: $R_{startup} = \frac{\sqrt{2}  \cdot \left(V_{in,rms}\right)_{LL}}{I_{startup}}$                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                         |

Table 3. DESIGN STEPS TABLE (continued)

| Step | Components                     | Formula                                                                                                                                                                                                    | Comments                                                                                   |
|------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
|      | Start-up<br>Resistor<br>Losses | $P_{startup1/2} = \frac{\left(\frac{\sqrt{2} \cdot \left(V_{in,rms}\right)_{HL}}{\pi} - V_{CC}\right)^2}{R_{startup1/2}} \leq \frac{2}{\pi^2} \cdot \frac{\left(V_{in,rms}\right)_{HL}^2}{R_{startup1/2}}$ |                                                                                            |
|      |                                | Bulk Connection:                                                                                                                                                                                           |                                                                                            |
|      |                                | $P_{startup1/2} = \frac{\left(\sqrt{2}  \cdot  \left(V_{in,rms}\right)_{HL} - V_{CC}\right)^2}{R_{startup}} \leq \frac{2  \cdot  \left(V_{in,rms}\right)_{HL}^2}{R_{startup}}$                             |                                                                                            |
|      | Upper ZCD<br>Resistor          | $R_{ZCD1} \ge \frac{V_{CC(OVP)_{max}} + V_{f}}{I_{ZCD,dmg}}$                                                                                                                                               | I <sub>ZCD,dmg</sub> is the maximum current that can be injected in the ZCD pin (5 mA),    |
|      |                                | And: $R_{ZCD1} \geq \frac{n_{aux}}{n_{p}} \cdot \frac{\sqrt{2} \cdot \left(V_{in,rms}\right)_{HL}}{I_{ZCD,on}}$                                                                                            | I <sub>ZCD,on</sub> is the maximum current which can be extracted from the ZCD pin (2 mA). |
|      | Bottom ZCD<br>Resistor         | $R_{ZCD2} \le \frac{5 \text{ V}}{V_{CC(OVP)} + V_f - 5 \text{ V}} \cdot R_{ZCD1}$                                                                                                                          | R <sub>ZCD2</sub> serves to maintain the ZCD pin voltage below 5 V for optimal operation.  |
|      | ZCD Pin<br>Capacitor           | 10 or 22 pF                                                                                                                                                                                                |                                                                                            |



Figure 4. MOSFET Drain-Source Voltage (Yellow Trace) and Current (Green)



Figure 5. Thermal Foldback Characteristics and Over-Temperature Protection



Figure 6. The Start-Up Resistor can be Connected to the Bulk Rail or to the Half-Wave

#### NCL30185 SPECIFIC ASPECTS

The step-dimming function decreases the output current from 100% to 5% of its nominal value in 3 discrete steps. Practically, the output current is reduced down to the next level whenever a brown-out event is detected\*. Once the lower level is reached (5% of the nominal current), a brown-out event makes it return to its nominal level. As sketched by Figure 7, the step-dimming state is immediately

reset if a brown-out fault is detected for more than the  $T_{step-reset}$  time (3 s typically). The step-dimming state is also reset if  $V_{CC}$  drops below  $V_{CC(reset)}$  (5 V typically).

\*The NCL30185 detects a brown-out event whenever the  $V_{\rm S}$  pin voltage remains below  $V_{BO(off)}$  (0.9 V typically) for more than the tBO(blank) blanking time (25 ms typically). In this case, the circuit stops operation until the  $V_{\rm S}$  pin voltage exceeds  $V_{BO(on)}$  (1.0 V typically).



Figure 7. Step Dimming Operation

#### **V<sub>CC</sub>** Circuitry Considerations

 $V_{CC}$  must keep above  $V_{CC(off)}$  until the BO Event is Detected  $V_{CC}$  must remain above its minimum operating voltage ( $V_{CC(off)} - 8.8 \text{ V}$  typically) until the NCL30185 detects a "step-diming brown-out event". If not, the circuit will not detect a step change but will simply enter the start-up mode and resume operation with the same LED current level. Proper step dimming operation hence requires that  $V_{CC}$  remains above  $V_{CC(off)}$  for the BO blanking time. If this condition must be met for all steps, the worst case generally occurs at step 4 since the  $V_{CC}$  voltage is at its lowest level (see Figure 8).

Assuming that  $V_{CC-step4}$  is the  $V_{CC}$  voltage at the lightest load, this requirement leads to:

$$C_{\text{VCC,min}} \cdot \frac{V_{\text{CC-step4}} - \left(V_{\text{CC(off)}}\right)_{\text{max}}}{I_{\text{CC}}} = \left(t_{\text{BO(blank)}}\right)_{\text{max}} \quad \text{(eq. 2)}$$

Or:

$$C_{\text{VCC,min}} = \frac{I_{\text{CC}} \cdot \left(t_{\text{BO(blank)}}\right)_{\text{max}}}{V_{\text{CC-step4}} - \left(V_{\text{CC(off)}}\right)_{\text{max}}}$$
(eq. 3)





Figure 8. Proper Transition from Step 4 to Step 1 (Left) and Failure to Change the Step (Right)

At the lowest step, the switching frequency is dramatically reduced to about 25 kHz (frequency foldback). Thus, the MOSFET gate-charge contribution in the circuit consumption is generally very limited.  $I_{CC}$  can hence be approximated by  $I_{CC3}$  of the data sheet (4.5 mA maximum).

Finally, assuming that  $V_{CC-step4}$  is 12.5 V:

$$C_{VCC,min} \ge \frac{4.5 \text{ m} \cdot 35 \text{ m}}{12.5 - 9.4} \cong 51 \text{ }\mu\text{F}$$
 (eq. 4)

 $V_{CC}$  must keep above  $V_{CC(reset)}$  until the Target Resetting Time has Elapsed

The step-dimming state is reset if  $V_{CC}$  crosses  $V_{CC(reset)}$  (5 V typically). Hence, for proper step-dimming operation, one must ensure that  $V_{CC}$  remains above  $V_{CC(reset)}$  for any brown-out sequence not intended to return to the full-light state (shorter than the 3-s  $T_{step-reset}$  time).

To help meet this requirement, the consumption is particularly reduced in fault mode ( $I_{CC(sFault)}$ ) is 75  $\mu$ A maximum) so that the  $V_{CC}$  voltage slowly decays for step-dimming brown-out events.

Assuming that  $V_{CC}$  is just above the minimum operating voltage  $(V_{CC(off),max} = 9.4 \text{ V})$  when a 2.4-s step-dimming event occurs  $((t_{step-reset})_{min} = 2.4 \text{ s})$ , the worst-case, necessary  $V_{CC}$  capacitor not to reset the circuit, is:

$$\begin{split} C_{\text{VCC,min}} &= \frac{I_{\text{CC(sFault)}} \cdot \left(t_{\text{step-reset}}\right)_{\text{min}}}{V_{\text{CC(off)max}} - V_{\text{CC(reset)max}}} = \\ &= \frac{75 \ \mu\text{A} \cdot 2.4 \ \text{s}}{9.4 - 6.0} \cong 53 \ \mu\text{F} \end{split}$$

A 53-μF would hence ensure proper step-dimming operation with a good margin\*\*.

Split V<sub>CC</sub> Configuration

The two above required leads to a minimal  $V_{CC}$  capacitance to be implemented. However not to degrade the LED driver start-up, the  $V_{CC}$  capacitor should be limited to the value sufficient for nominal operation that is,  $C_{VCC,min}$  of the design steps table (Table 3). To make this possible, it is recommended to implement the split  $V_{CC}$  configuration illustrated by Figure 9, where a minimized  $V_{CC}$  capacitor  $C_{VCC}$  ensures a fast start-up while a larger  $C_{tank}$  capacitor provides the necessary storage capability for step dimming.



Figure 9. Split V<sub>CC</sub> Configuration

In our application, we implement:  $C_{VCC} = 10 \,\mu\text{F} / 35 \,\text{V}$  and  $C_{tank} = 47 \,\mu\text{F} / 35 \,\text{V}$ .

<sup>\*\*</sup> C<sub>VCC, min</sub> highly depends on the V<sub>CC</sub> minimum voltage V<sub>CC</sub> when the step-dimming event occurs. In our calculation, this minimum value (generally obtained at the lowest load step – 5%) is assumed to be just above the minimum voltage for operation. This is a worst-case. Also, in some applications, the step-dimming state may have to be stored for only 1.5 or 2.0 s.

#### **EXPERIMENTAL DATA**

#### **Application Schematic**

The application of Figure 10 has been used to obtain below experimental data.



Figure 10. Application Schematic

#### **Main Waveforms**

Figure 11 provides some of the key waveforms. We can note that the line current is properly shaped for the three highest steps. At the lowest step, the power demand is too

small to discharge the input filtering capacitor ( $C_{17}$  of Figure 10) near the line zero crossing. Hence, as attested by the current sense voltage (green trace of Figure 11), the input voltage and hence the line current cannot be sinusoidal.



Figure 11. Main Waveforms @ 115 V rms / 60 Hz

Valley Lockout and Frequency Foldback

The NCL30185 implements a current-mode, quasi-resonant architecture which optimizes the efficiency over a wide load range, by turning on the MOSFET when its drain-source voltage is minimal (valley). When the second or third dimming step is engaged, the circuit changes valleys to reduce the switching losses. For stable operation, the valley at which the MOSFET switches on remains locked until the dimming step is changed. At the third dimming step, the circuit operates at the 5<sup>th</sup> valley (6<sup>th</sup> valley) in low-line (high-line) conditions. Step-4 switching frequency is further decreased by having the 5<sup>th</sup> valley (low line) or the

 $6^{th}$  valley (high line) followed by an additional dead-time. This extra dead-time is typically 40  $\mu s$ .

It is worth noting that high frequency operation would lead to small current levels in light-load conditions. Hence, valley lockout and frequency foldback not only optimize efficiency and reduce the power supply pollution (valley turn-on reduces noise and low-frequency operation helps pass EMI standard) but also contribute in maintaining a relatively high MOSFET peak current even at the least dimming step. This ensures a robust and accurate output current control in all steps.



Figure 12. The NCL30185 Low-Line Operation (115 V rms / 60 Hz)

The NCL30185 detects high-line conditions when the  $V_S$  pin voltage exceeds 2.4 V typically and remains in this state until the  $V_S$  pin voltage happens to drop below 2.3 V for 25 ms (typical values). In high-line conditions, switching losses generally are particularly critical. It is thus efficient to skip an additional valley to lower the switching frequency.

At full load for instance, the NCL30185 turns on the MOSFET at the first valley in low-line conditions and at the second valley in high-line ones as shown by Figure 1. This helps operate with a strong current sense signal for a robust and accurate control even in the least-load cases.



Figure 13. The NCL30185 High-Line Operation (230 V rms / 50 Hz)

#### Output Current Control

Figure 14 shows the output current as a percentage of its nominal value. We can see that its characteristic is very flat with respect to the temperature. Thermal Foldback starts at about 80°C. As a result, the output current linearly decays to reach 50% of its step-dimming value at 95°C. The circuit

stops operating (Over Temperature Protection) at 105°C. Operation can recover when the temperature drops down to 85°C. To obtain this characteristic, thermistor NB12P00104JBB manufactured by AVX, was connected to the SD pin.



Figure 14. ((I<sub>out</sub> / I<sub>out.nom</sub>) (%)) vs. Temperature at the Four Different Dimming Steps

The LED current nicely matches the step-1 and step-2 target (100% and 70% of the nominal current). It is slightly below the expected level at steps 3 and 4 where the traditional sources of deviations discussed in [1] can have a more significant influence.

For instance, it is good remind that the LED driver controls the total current provided by the converter, i.e., the LED current plus the  $V_{CC}$  current and that hence, the actual output current is:

$$I_{\text{out,nom}} = \frac{N_{\text{P}} \cdot V_{\text{REF}}}{2 \cdot N_{\text{S}} \cdot R_{\text{sense}}} - \frac{N_{\text{Aux}}}{N_{\text{S}}} \cdot I_{\text{CC}} \qquad \text{(eq. 6)}$$

Also, if the current sense resistor is inductive, the LED current will be affected since the parasitic inductor causes the following offset on the CS pin voltage:

$$\left(\frac{I_{R_{sense}}}{L_{P}} \cdot v_{in}(t)\right)$$

where  $l_{Rsense}$  is the  $R_{sense}$  parasitic inductance.

Note that the application was developed re-using the NCL30188-driven, no-dimming board designed to full-light operation described in [1]. If needed, specific actions could be engaged to mitigate aforementioned effects and optimize lowest steps operation.

#### Power Factor Performance

Figure 15 shows the power factor measured at full load at two different line magnitudes (115 V rms and 230 V rms). No thermistor was connected to the SD pin (no thermal

foldback) for this measurement. The power factor is extremely stable over the considered temperature range (from -40°C to 90°C).



Figure 15. Power Factor (Step 1) vs. Temperature (No Thermistor on the SD Pin)

#### Safety Performance

The NCL30185 incorporates the same large suite of protections as the NCL30085 and in particular, the

capability to face shorted /open situations of the LED string or an output diode failure. Some experimental data on the circuit under such faults can be found in [1].

#### **REFERENCES**

[1] Joel TURCHI, "4 Key Steps to Design a NCL30188-Controlled LED Driver", Application Note AND9451/D.

[2] Joel TURCHI, "NCL30088 and NCL30085 Safety Tests Consideration", Application Note AND 9204/D.

ON Semiconductor and the 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative