# AS0142AT-ADD/D

# Product Preview

# AS0142AT Advance Data Sheet Addendum

# 1/4–Inch Color CMOS Image Sensor and Signal Processor Stack Chip

#### Introduction

This document supplements ON Semiconductor's AS0142AT Advance Datasheet with reference information on:

- Ordering Information
- Package Pinout Overview
- Pinout Description
- AS0142AT Regulator Mode Connection

For further information on this 1/4–inch Color CMOS Image Sensor and Signal Processor Stack Chip housed within 143 balls iEBGA package, the Advance Datasheet should be referenced.

This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.



## **ON Semiconductor®**

www.onsemi.com

## ADDENDUM

1

### **REFERENCE INFORMATION**

#### Table 1. ORDERING INFORMATION

| Part Number              | Product Description                                     | Orderable Product Attribute Description                       |
|--------------------------|---------------------------------------------------------|---------------------------------------------------------------|
| AS0142ATSC00XUSM0-DRBR-E | Rev1, Engineering Sample, iEBGA<br>Package              | Dry-pack without Protective Film; Double Side<br>ARC Glass    |
| AS0142ATSC00XUSM0-DPBR-E | Rev1, Engineering Sample, iEBGA<br>Package              | Dry-pack with Protective Film; Double Side ARC<br>Glass       |
| AS0142ATSC00XUSM0-TRBR-E | Rev1, Engineering Sample, iEBGA<br>Package              | Tape & Reel without Protective Film; Double Side<br>ARC Glass |
| AS0142ATSC00XUSM0-TPBR-E | Rev1, Engineering Sample, iEBGA<br>Package              | Tape & Reel with Protective Film; Double Side<br>ARC Glass    |
| AS0142ATSC00XUSM0H3-GEVB | AS0142 Rev 1 iEBGA Sample housed in<br>DEMO 3 Headboard | N/A                                                           |

#### Table 2. PACKAGE PINOUT OVERVIEW

|   | 1           | 2                 | 3              | 4           | 5            | 6           | 7      | 8               | 9      | 10                  | 11          | 12                 |   |
|---|-------------|-------------------|----------------|-------------|--------------|-------------|--------|-----------------|--------|---------------------|-------------|--------------------|---|
| Α | VDD_<br>1V8 | VAA_<br>2V8       | VAA_<br>2V8    | VAA_<br>2V8 | LDO_<br>1V2  | LDO_<br>1V2 | DOUT1  | EXT_<br>REG     | DOUT0  | DOUT2               | VDD_<br>1V2 | VDD_<br>1V2        | Α |
| в | VDD_<br>1V8 | VDD_<br>1V8       | NC             | REG_<br>1V8 | REG_<br>1V8  | LDO_<br>1V2 | XTAL   | DOUT7           | ENLDO  | DOUT9               | VDD_<br>1V2 | PD_1               | В |
| С | 1V8<br>PHY  | NC                | NO BALL        | NC          | REG_<br>1V8  | 2V8_<br>PHY | DOUT4  | EXTCLK          | DOUT5  | DOUT10              | DOUT3       | DOUT6              | С |
| D | NC          | NC                | 1V8_IO         | DGND        | DGND         | DGND        | DGND   | DGND            | DGND   | DOUT11              | DOUT8       | 1V8/2V8/<br>3V3_IO | D |
| Е | PD_1        | PD_1              | 1V8_IO         | DGND        | DGND         | DGND        | DGND   | DGND            | DGND   | DOUT12              | DOUT13      | 1V8/2V8/<br>3V3_IO | Е |
| F | PU_1        | RESE<br>T_<br>BAR | SPI_CS_<br>BAR | DGND        | DGND         | DGND        | DGND   | DGND            | DGND   | DOUT14              | DOUT15      | 1V8/2V8/<br>3V3_IO | F |
| G | SCLK        | PU_1              | SPI_SCL<br>K   | DGND        | DGND         | DGND        | DGND   | DGND            | DGND   | DOUT16              | DOUT17      | RESERV<br>ED       | G |
| н | FLASH       | PD_2              | STANDB<br>Y    | DGND        | DGND         | DGND        | DGND   | DGND            | DGND   | DOUT20              | AGND        | AGND               | Н |
| J | PD_2        | GPIO_<br>5        | PD_1           | DGND        | DGND         | DGND        | DGND   | DGND            | DGND   | DOUT18              | AGND        | AGND               | J |
| к | PD_2        | SDATA             | SADDR          | GPIO_2      | GPIO_1       | GPIO_4      | DOUT19 | FRAME_<br>SYNC  | DOUT23 | DOUT21              | AGND        | AGND               | К |
| L | NC          | GPIO_<br>6        | SPI_<br>SDO    | SPI_<br>SDI | OTPM_<br>2V8 | PD_1        | GPIO_3 | FRAME_<br>VALID | PD_1   | META_LINE<br>_VALID |             | PD_1               | L |
| м | NC          | NC                | NC             | NC          | NC           | NC          | NC     | LINE_<br>VALID  | DOUT22 | PIXCLK              | NC          | PD_2               | М |
|   | 1           | 2                 | 3              | 4           | 5            | 6           | 7      | 8               | 9      | 10                  | 11          | 12                 |   |

#### Table 3. PINOUT DESCRIPTION

| Pinout<br>Category | Pinout Name(s) | Pinout<br>Direction | Correspondent Ball(s)                                            | Ball(s)<br>Total | Note(s)                                                                                                                                                                                                                                                                                                                                                        |
|--------------------|----------------|---------------------|------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power              | 1V8/2V8/3V3_IO | Supply              | D12, E12, F12                                                    | 3                | ·Host Interface Supply, 1.8V/ 2.8V/ 3.3V capable                                                                                                                                                                                                                                                                                                               |
|                    | 1V8_IO         | Supply              | D3, E3                                                           | 2                | ·Sensor Interface Supply, 1.8V nominal                                                                                                                                                                                                                                                                                                                         |
|                    | 2V8_PHY        | Supply              | C6                                                               | 1                | ·Host HiSPi Supply, 2.8V nominal                                                                                                                                                                                                                                                                                                                               |
|                    | 1V8_PHY        | Supply              | C1                                                               | 1                | ·Sensor HiSPi Supply, 1.8V nominal                                                                                                                                                                                                                                                                                                                             |
|                    | OTPM_2V8       | Supply              | L5                                                               | 1                | ·Host OTPM Supply, 2.8V nominal                                                                                                                                                                                                                                                                                                                                |
|                    | VAA_2V8        | Supply              | A2, A3, A4                                                       | 3                | ·Sensor Array Supply, 2.8V nominal                                                                                                                                                                                                                                                                                                                             |
|                    | REG_1V8        | Supply              | B4, B5, C5                                                       | 3                | ·Host Regulator Supply, 1.8V nominal                                                                                                                                                                                                                                                                                                                           |
|                    | VDD_1V8        | Supply              | A1, B1, B2                                                       | 3                | ·Sensor Digital Core Supply, 1.8V nomi-<br>nal                                                                                                                                                                                                                                                                                                                 |
|                    | LDO_1V2        | Supply              | A5, A6, B6                                                       | 3                | ·Host Regulator Output, 1.2V nominal<br>·Sense Line embedded                                                                                                                                                                                                                                                                                                   |
|                    | VDD_1V2        | Supply              | A11, A12, B11                                                    | 3                | ·Host Digital Core Supply, 1.2V nominal                                                                                                                                                                                                                                                                                                                        |
|                    | AGND           | Supply –<br>GND     | H11, H12, J11, J12, K11,<br>K12                                  | 6                | ·Analog related Stack Chip Ground                                                                                                                                                                                                                                                                                                                              |
|                    | DGND           | Supply –<br>GND     | D4 to D9, E4 to E9, F4<br>to F9, G4 to G9, H4 to<br>H9, J4 to J9 | 36               | ·Digital related Stack Chip Ground                                                                                                                                                                                                                                                                                                                             |
| Host<br>Regulator  | ENLDO          | Input               | B9                                                               | 1                | ·Host Regulator enable (REG_1V8 do-<br>main)                                                                                                                                                                                                                                                                                                                   |
| Control            | EXT_REG        | Input               | A8                                                               | 1                | ·External Supply enable (VDD_1V2 do-<br>main)                                                                                                                                                                                                                                                                                                                  |
| Master<br>Clock    | EXTCLK         | Input               | C8                                                               | 1                | •This can either be a square-wave gen-<br>erated from an oscillator (in which case<br>the XTAL input must be left unconnect-<br>ed), or direct connection to a crystal                                                                                                                                                                                         |
|                    | XTAL           | Output              | B7                                                               | 1                | ·If EXTCLK is connected to one pin of a crystal, the other pin of the crystal is connected to XTAL pin; otherwise this signal must be left unconnected.                                                                                                                                                                                                        |
| SPI<br>Interface   | SPI_CS_BAR     | Output              | F3                                                               | 1                | ·Chip select out to SPI flash or EEP-<br>ROM memory                                                                                                                                                                                                                                                                                                            |
|                    | SPI_SCLK       | Output              | G3                                                               | 1                | ·Clock output for interfacing to an exter-<br>nal SPI flash or EEPROM memory                                                                                                                                                                                                                                                                                   |
|                    | SPI_SDI        | Input               | L4                                                               | 1                | Data in from SPI flash or EEPROM<br>memory     Pin with Internal Pull Up Resistor     When no SPI device detected, the logic<br>state of this pin decides whether     AS0142AT should perform Auto-Config-<br>ure     O: Do not Auto-Configure; Two-wire<br>interface will be used to configure the<br>device (i.e. Host-Configure mode)     1: Auto-Configure |
|                    | SPI_SDO        | Output              | L3                                                               | 1                | <ul> <li>Data out to SPI flash or EEPROM<br/>memory</li> </ul>                                                                                                                                                                                                                                                                                                 |

#### Table 3. PINOUT DESCRIPTION

| Pinout<br>Category                | Pinout Name(s)      | Pinout<br>Direction | Correspondent Ball(s)                                                                                                         | Ball(s)<br>Total | Note(s)                                                                                                                                                                                              |
|-----------------------------------|---------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Two Wired                         | SCLK                | Input               | G1                                                                                                                            | 1                | <ul> <li>Host two-wire serial clock</li> <li>Recommended 1.5 KOhm to<br/>1V8/2V8/3V3_IO</li> </ul>                                                                                                   |
|                                   | SDATA               | I/O                 | К2                                                                                                                            | 1                | ·Host two-wire serial data<br>·Recommended 1.5 KOhm to<br>1V8/2V8/3V3_IO                                                                                                                             |
| General<br>Purpose I/O            | GPIO[6:1]           | I/O                 | L2, J2, K6, L7, K4, K5                                                                                                        | 6                | ·Configurable Host I/O interface                                                                                                                                                                     |
| Inactive<br>Control               | RESET_BAR           | Input               | F2                                                                                                                            | 1                | <ul> <li>Hard Reset Control, Active Low</li> <li>No Hardware State Retention</li> <li>Pin with Internal Pull Up Resistor</li> </ul>                                                                  |
|                                   | STANDBY             | Input               | H3                                                                                                                            | 1                | ·Hard Standby Control, Active High<br>·Hardware State Retention possible                                                                                                                             |
| Two Wire<br>Address<br>Definition | SADDR               | Input               | КЗ                                                                                                                            | 1                | <ul> <li>Selects device address for the two-wire slave serial interface</li> <li>When connected to GND the device ID is 0x90</li> <li>When wired to 1V8/2V8/3V3_IO, the device ID is 0xBA</li> </ul> |
| Host Output                       | PIXCLK              | Output              | M10                                                                                                                           | 1                | ·Host pixel clock output                                                                                                                                                                             |
|                                   | FRAME_VALID         | Output              | L8                                                                                                                            | 1                | ·Host frame valid output (synchronous to PIXCLK)                                                                                                                                                     |
|                                   | LINE_VALID          | Output              | M8                                                                                                                            | 1                | ·Host line valid output (synchronous to PIXCLK)                                                                                                                                                      |
|                                   | META_LINE_VAL<br>ID | Output              | L10                                                                                                                           | 1                | ·Line valid signal to indicate when Meta-<br>data is valid<br>·There is an option to allow<br>META_LINE_VALID to be reflected in<br>LINE_VALID                                                       |
|                                   | DOUT[23:0]          | Output              | K9, M9, K10, H10, K7,<br>J10, G11, G10, F11,<br>F10, E11, E10, D10,<br>C10, B10, D11, B8, C12,<br>C9, C7, C11, A10, A7,<br>A9 | 24               | ·Host pixel data output (synchronous to PIXCLK)                                                                                                                                                      |
|                                   | FRAME_SYNC          | Output              | K8                                                                                                                            | 1                | <ul> <li>Pass through to TRIGGER_OUT</li> <li>This signal should be connected to<br/>GND if not used</li> </ul>                                                                                      |
|                                   | TRIGGER_OUT         | Output              | L11                                                                                                                           | 1                | ·Host Trigger signal to embedded image sensor                                                                                                                                                        |
|                                   | FLASH               | Output              | H1                                                                                                                            | 1                | ·External Flash Light Control Output                                                                                                                                                                 |

## AS0142AT-ADD/D

#### **Table 3. PINOUT DESCRIPTION**

| Pinout<br>Category | Pinout Name(s) | Pinout<br>Direction | Correspondent Ball(s)                    | Ball(s)<br>Total | Note(s)                                                                                                                  |
|--------------------|----------------|---------------------|------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------|
| Special<br>Pins    | NC             | DO NOT<br>CONNECT   | B3, C2, C4, D1, D2, L1,<br>M1 to M7, M11 | 14               | ·ON Internal Monitor Function Only                                                                                       |
|                    | Reserved       | DO NOT<br>CONNECT   | G12                                      | 1                | ·ON Internal Debug Only                                                                                                  |
|                    | PU_1           | I/O                 | F1, G2                                   | 2                | ·Embedded Image Sensor Two-Wires<br>Pins (for Stack Chip internal communi-<br>cation)<br>·Recommended 1.5 KOhm to 1V8_IO |
|                    | PD_1           | I/O                 | B12, E1, E2, J3, L6, L9,<br>L12          | 7                | ·Must be at Logic Low for proper Stack<br>Chip Operation<br>·Recommended 10 KOhm to GND                                  |
|                    | PD_2           | I/O                 | H2, J1, K1, M12                          | 4                | ·Pull down to GND for proper Stack Chip<br>Operation<br>·Recommended 1 KOhm to GND                                       |

#### Table 4. AS0142AT REGULATOR MODE CONNECTION

| Pinout Name | Internal Regulator Connection | External Supply Connection    |
|-------------|-------------------------------|-------------------------------|
| REG_1V8     | 1.8 V Nominal                 | Tied to 1V8/2V8/3V3_IO        |
| ENLDO       | Tied to REG_1V8               | Tied to GND                   |
| EXT_REG     | GND                           | Tied to 1V8/2V8/3V3_IO        |
| LDO_1V2     | 1.2 V nominal (Output)        | Floating (No Connection)      |
| VDD_1V2     | Tied with LDO_1V2             | External 1.2 V Nominal Supply |

#### AS0142AT-ADD/D

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconducts harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative